xref: /qemu/hw/intc/apic.c (revision 33c11879fd422b759483ed25fef133ea900ea8d7)
1574bbf7bSbellard /*
2574bbf7bSbellard  *  APIC support
3574bbf7bSbellard  *
4574bbf7bSbellard  *  Copyright (c) 2004-2005 Fabrice Bellard
5574bbf7bSbellard  *
6574bbf7bSbellard  * This library is free software; you can redistribute it and/or
7574bbf7bSbellard  * modify it under the terms of the GNU Lesser General Public
8574bbf7bSbellard  * License as published by the Free Software Foundation; either
9574bbf7bSbellard  * version 2 of the License, or (at your option) any later version.
10574bbf7bSbellard  *
11574bbf7bSbellard  * This library is distributed in the hope that it will be useful,
12574bbf7bSbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13574bbf7bSbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14574bbf7bSbellard  * Lesser General Public License for more details.
15574bbf7bSbellard  *
16574bbf7bSbellard  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>
18574bbf7bSbellard  */
19b6a0aa05SPeter Maydell #include "qemu/osdep.h"
20*33c11879SPaolo Bonzini #include "qemu-common.h"
21*33c11879SPaolo Bonzini #include "cpu.h"
221de7afc9SPaolo Bonzini #include "qemu/thread.h"
230d09e41aSPaolo Bonzini #include "hw/i386/apic_internal.h"
240d09e41aSPaolo Bonzini #include "hw/i386/apic.h"
250d09e41aSPaolo Bonzini #include "hw/i386/ioapic.h"
2683c9f4caSPaolo Bonzini #include "hw/pci/msi.h"
271de7afc9SPaolo Bonzini #include "qemu/host-utils.h"
28d8023f31SBlue Swirl #include "trace.h"
290d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
300d09e41aSPaolo Bonzini #include "hw/i386/apic-msidef.h"
31574bbf7bSbellard 
32d3e9db93Sbellard #define MAX_APIC_WORDS 8
33d3e9db93Sbellard 
34e5ad936bSJan Kiszka #define SYNC_FROM_VAPIC                 0x1
35e5ad936bSJan Kiszka #define SYNC_TO_VAPIC                   0x2
36e5ad936bSJan Kiszka #define SYNC_ISR_IRR_TO_VAPIC           0x4
37e5ad936bSJan Kiszka 
38dae01685SJan Kiszka static APICCommonState *local_apics[MAX_APICS + 1];
3954c96da7SMichael S. Tsirkin 
40dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode);
41dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s);
42610626afSaliguori static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
43610626afSaliguori                                       uint8_t dest, uint8_t dest_mode);
44d592d303Sbellard 
453b63c04eSaurel32 /* Find first bit starting from msb */
46edf9735eSMichael S. Tsirkin static int apic_fls_bit(uint32_t value)
473b63c04eSaurel32 {
483b63c04eSaurel32     return 31 - clz32(value);
493b63c04eSaurel32 }
503b63c04eSaurel32 
51e95f5491Saurel32 /* Find first bit starting from lsb */
52edf9735eSMichael S. Tsirkin static int apic_ffs_bit(uint32_t value)
53d3e9db93Sbellard {
54bb7e7293Saurel32     return ctz32(value);
55d3e9db93Sbellard }
56d3e9db93Sbellard 
57edf9735eSMichael S. Tsirkin static inline void apic_reset_bit(uint32_t *tab, int index)
58d3e9db93Sbellard {
59d3e9db93Sbellard     int i, mask;
60d3e9db93Sbellard     i = index >> 5;
61d3e9db93Sbellard     mask = 1 << (index & 0x1f);
62d3e9db93Sbellard     tab[i] &= ~mask;
63d3e9db93Sbellard }
64d3e9db93Sbellard 
65e5ad936bSJan Kiszka /* return -1 if no bit is set */
66e5ad936bSJan Kiszka static int get_highest_priority_int(uint32_t *tab)
67e5ad936bSJan Kiszka {
68e5ad936bSJan Kiszka     int i;
69e5ad936bSJan Kiszka     for (i = 7; i >= 0; i--) {
70e5ad936bSJan Kiszka         if (tab[i] != 0) {
71edf9735eSMichael S. Tsirkin             return i * 32 + apic_fls_bit(tab[i]);
72e5ad936bSJan Kiszka         }
73e5ad936bSJan Kiszka     }
74e5ad936bSJan Kiszka     return -1;
75e5ad936bSJan Kiszka }
76e5ad936bSJan Kiszka 
77e5ad936bSJan Kiszka static void apic_sync_vapic(APICCommonState *s, int sync_type)
78e5ad936bSJan Kiszka {
79e5ad936bSJan Kiszka     VAPICState vapic_state;
80e5ad936bSJan Kiszka     size_t length;
81e5ad936bSJan Kiszka     off_t start;
82e5ad936bSJan Kiszka     int vector;
83e5ad936bSJan Kiszka 
84e5ad936bSJan Kiszka     if (!s->vapic_paddr) {
85e5ad936bSJan Kiszka         return;
86e5ad936bSJan Kiszka     }
87e5ad936bSJan Kiszka     if (sync_type & SYNC_FROM_VAPIC) {
88eb6282f2SStefan Weil         cpu_physical_memory_read(s->vapic_paddr, &vapic_state,
89eb6282f2SStefan Weil                                  sizeof(vapic_state));
90e5ad936bSJan Kiszka         s->tpr = vapic_state.tpr;
91e5ad936bSJan Kiszka     }
92e5ad936bSJan Kiszka     if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) {
93e5ad936bSJan Kiszka         start = offsetof(VAPICState, isr);
94e5ad936bSJan Kiszka         length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr);
95e5ad936bSJan Kiszka 
96e5ad936bSJan Kiszka         if (sync_type & SYNC_TO_VAPIC) {
9760e82579SAndreas Färber             assert(qemu_cpu_is_self(CPU(s->cpu)));
98e5ad936bSJan Kiszka 
99e5ad936bSJan Kiszka             vapic_state.tpr = s->tpr;
100e5ad936bSJan Kiszka             vapic_state.enabled = 1;
101e5ad936bSJan Kiszka             start = 0;
102e5ad936bSJan Kiszka             length = sizeof(VAPICState);
103e5ad936bSJan Kiszka         }
104e5ad936bSJan Kiszka 
105e5ad936bSJan Kiszka         vector = get_highest_priority_int(s->isr);
106e5ad936bSJan Kiszka         if (vector < 0) {
107e5ad936bSJan Kiszka             vector = 0;
108e5ad936bSJan Kiszka         }
109e5ad936bSJan Kiszka         vapic_state.isr = vector & 0xf0;
110e5ad936bSJan Kiszka 
111e5ad936bSJan Kiszka         vapic_state.zero = 0;
112e5ad936bSJan Kiszka 
113e5ad936bSJan Kiszka         vector = get_highest_priority_int(s->irr);
114e5ad936bSJan Kiszka         if (vector < 0) {
115e5ad936bSJan Kiszka             vector = 0;
116e5ad936bSJan Kiszka         }
117e5ad936bSJan Kiszka         vapic_state.irr = vector & 0xff;
118e5ad936bSJan Kiszka 
1192a221651SEdgar E. Iglesias         cpu_physical_memory_write_rom(&address_space_memory,
1202a221651SEdgar E. Iglesias                                       s->vapic_paddr + start,
121e5ad936bSJan Kiszka                                       ((void *)&vapic_state) + start, length);
122e5ad936bSJan Kiszka     }
123e5ad936bSJan Kiszka }
124e5ad936bSJan Kiszka 
125e5ad936bSJan Kiszka static void apic_vapic_base_update(APICCommonState *s)
126e5ad936bSJan Kiszka {
127e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_TO_VAPIC);
128e5ad936bSJan Kiszka }
129e5ad936bSJan Kiszka 
130dae01685SJan Kiszka static void apic_local_deliver(APICCommonState *s, int vector)
131a5b38b51Saurel32 {
132a5b38b51Saurel32     uint32_t lvt = s->lvt[vector];
133a5b38b51Saurel32     int trigger_mode;
134a5b38b51Saurel32 
135d8023f31SBlue Swirl     trace_apic_local_deliver(vector, (lvt >> 8) & 7);
136d8023f31SBlue Swirl 
137a5b38b51Saurel32     if (lvt & APIC_LVT_MASKED)
138a5b38b51Saurel32         return;
139a5b38b51Saurel32 
140a5b38b51Saurel32     switch ((lvt >> 8) & 7) {
141a5b38b51Saurel32     case APIC_DM_SMI:
142c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI);
143a5b38b51Saurel32         break;
144a5b38b51Saurel32 
145a5b38b51Saurel32     case APIC_DM_NMI:
146c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI);
147a5b38b51Saurel32         break;
148a5b38b51Saurel32 
149a5b38b51Saurel32     case APIC_DM_EXTINT:
150c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD);
151a5b38b51Saurel32         break;
152a5b38b51Saurel32 
153a5b38b51Saurel32     case APIC_DM_FIXED:
154a5b38b51Saurel32         trigger_mode = APIC_TRIGGER_EDGE;
155a5b38b51Saurel32         if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
156a5b38b51Saurel32             (lvt & APIC_LVT_LEVEL_TRIGGER))
157a5b38b51Saurel32             trigger_mode = APIC_TRIGGER_LEVEL;
158a5b38b51Saurel32         apic_set_irq(s, lvt & 0xff, trigger_mode);
159a5b38b51Saurel32     }
160a5b38b51Saurel32 }
161a5b38b51Saurel32 
162d3b0c9e9Sxiaoqiang zhao void apic_deliver_pic_intr(DeviceState *dev, int level)
1631a7de94aSaurel32 {
164d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
16592a16d7aSBlue Swirl 
166cf6d64bfSBlue Swirl     if (level) {
167cf6d64bfSBlue Swirl         apic_local_deliver(s, APIC_LVT_LINT0);
168cf6d64bfSBlue Swirl     } else {
1691a7de94aSaurel32         uint32_t lvt = s->lvt[APIC_LVT_LINT0];
1701a7de94aSaurel32 
1711a7de94aSaurel32         switch ((lvt >> 8) & 7) {
1721a7de94aSaurel32         case APIC_DM_FIXED:
1731a7de94aSaurel32             if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
1741a7de94aSaurel32                 break;
175edf9735eSMichael S. Tsirkin             apic_reset_bit(s->irr, lvt & 0xff);
1761a7de94aSaurel32             /* fall through */
1771a7de94aSaurel32         case APIC_DM_EXTINT:
1788092cb71SPaolo Bonzini             apic_update_irq(s);
1791a7de94aSaurel32             break;
1801a7de94aSaurel32         }
1811a7de94aSaurel32     }
1821a7de94aSaurel32 }
1831a7de94aSaurel32 
184dae01685SJan Kiszka static void apic_external_nmi(APICCommonState *s)
18502c09195SJan Kiszka {
18602c09195SJan Kiszka     apic_local_deliver(s, APIC_LVT_LINT1);
18702c09195SJan Kiszka }
18802c09195SJan Kiszka 
189d3e9db93Sbellard #define foreach_apic(apic, deliver_bitmask, code) \
190d3e9db93Sbellard {\
1916d55574aSPeter Maydell     int __i, __j;\
192d3e9db93Sbellard     for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
1936d55574aSPeter Maydell         uint32_t __mask = deliver_bitmask[__i];\
194d3e9db93Sbellard         if (__mask) {\
195d3e9db93Sbellard             for(__j = 0; __j < 32; __j++) {\
1966d55574aSPeter Maydell                 if (__mask & (1U << __j)) {\
197d3e9db93Sbellard                     apic = local_apics[__i * 32 + __j];\
198d3e9db93Sbellard                     if (apic) {\
199d3e9db93Sbellard                         code;\
200d3e9db93Sbellard                     }\
201d3e9db93Sbellard                 }\
202d3e9db93Sbellard             }\
203d3e9db93Sbellard         }\
204d3e9db93Sbellard     }\
205d3e9db93Sbellard }
206d3e9db93Sbellard 
207d3e9db93Sbellard static void apic_bus_deliver(const uint32_t *deliver_bitmask,
2081f6f408cSJan Kiszka                              uint8_t delivery_mode, uint8_t vector_num,
209d592d303Sbellard                              uint8_t trigger_mode)
210d592d303Sbellard {
211dae01685SJan Kiszka     APICCommonState *apic_iter;
212d592d303Sbellard 
213d592d303Sbellard     switch (delivery_mode) {
214d592d303Sbellard         case APIC_DM_LOWPRI:
2158dd69b8fSbellard             /* XXX: search for focus processor, arbitration */
216d3e9db93Sbellard             {
217d3e9db93Sbellard                 int i, d;
218d3e9db93Sbellard                 d = -1;
219d3e9db93Sbellard                 for(i = 0; i < MAX_APIC_WORDS; i++) {
220d3e9db93Sbellard                     if (deliver_bitmask[i]) {
221edf9735eSMichael S. Tsirkin                         d = i * 32 + apic_ffs_bit(deliver_bitmask[i]);
2228dd69b8fSbellard                         break;
223d3e9db93Sbellard                     }
224d3e9db93Sbellard                 }
225d3e9db93Sbellard                 if (d >= 0) {
226d3e9db93Sbellard                     apic_iter = local_apics[d];
227d3e9db93Sbellard                     if (apic_iter) {
228d3e9db93Sbellard                         apic_set_irq(apic_iter, vector_num, trigger_mode);
229d3e9db93Sbellard                     }
230d3e9db93Sbellard                 }
231d3e9db93Sbellard             }
232d3e9db93Sbellard             return;
2338dd69b8fSbellard 
234d592d303Sbellard         case APIC_DM_FIXED:
235d592d303Sbellard             break;
236d592d303Sbellard 
237d592d303Sbellard         case APIC_DM_SMI:
238e2eb9d3eSaurel32             foreach_apic(apic_iter, deliver_bitmask,
239c3affe56SAndreas Färber                 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI)
24060671e58SAndreas Färber             );
241e2eb9d3eSaurel32             return;
242e2eb9d3eSaurel32 
243d592d303Sbellard         case APIC_DM_NMI:
244e2eb9d3eSaurel32             foreach_apic(apic_iter, deliver_bitmask,
245c3affe56SAndreas Färber                 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI)
24660671e58SAndreas Färber             );
247e2eb9d3eSaurel32             return;
248d592d303Sbellard 
249d592d303Sbellard         case APIC_DM_INIT:
250d592d303Sbellard             /* normal INIT IPI sent to processors */
251d3e9db93Sbellard             foreach_apic(apic_iter, deliver_bitmask,
252c3affe56SAndreas Färber                          cpu_interrupt(CPU(apic_iter->cpu),
25360671e58SAndreas Färber                                        CPU_INTERRUPT_INIT)
25460671e58SAndreas Färber             );
255d592d303Sbellard             return;
256d592d303Sbellard 
257d592d303Sbellard         case APIC_DM_EXTINT:
258b1fc0348Sbellard             /* handled in I/O APIC code */
259d592d303Sbellard             break;
260d592d303Sbellard 
261d592d303Sbellard         default:
262d592d303Sbellard             return;
263d592d303Sbellard     }
264d592d303Sbellard 
265d3e9db93Sbellard     foreach_apic(apic_iter, deliver_bitmask,
266d3e9db93Sbellard                  apic_set_irq(apic_iter, vector_num, trigger_mode) );
267d592d303Sbellard }
268574bbf7bSbellard 
2691f6f408cSJan Kiszka void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode,
2701f6f408cSJan Kiszka                       uint8_t vector_num, uint8_t trigger_mode)
271610626afSaliguori {
272610626afSaliguori     uint32_t deliver_bitmask[MAX_APIC_WORDS];
273610626afSaliguori 
274d8023f31SBlue Swirl     trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num,
2751f6f408cSJan Kiszka                            trigger_mode);
276d8023f31SBlue Swirl 
277610626afSaliguori     apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
2781f6f408cSJan Kiszka     apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
279610626afSaliguori }
280610626afSaliguori 
281dae01685SJan Kiszka static void apic_set_base(APICCommonState *s, uint64_t val)
282574bbf7bSbellard {
283574bbf7bSbellard     s->apicbase = (val & 0xfffff000) |
284574bbf7bSbellard         (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
285574bbf7bSbellard     /* if disabled, cannot be enabled again */
286574bbf7bSbellard     if (!(val & MSR_IA32_APICBASE_ENABLE)) {
287574bbf7bSbellard         s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
28860671e58SAndreas Färber         cpu_clear_apic_feature(&s->cpu->env);
289574bbf7bSbellard         s->spurious_vec &= ~APIC_SV_ENABLE;
290574bbf7bSbellard     }
291574bbf7bSbellard }
292574bbf7bSbellard 
293dae01685SJan Kiszka static void apic_set_tpr(APICCommonState *s, uint8_t val)
294574bbf7bSbellard {
295e5ad936bSJan Kiszka     /* Updates from cr8 are ignored while the VAPIC is active */
296e5ad936bSJan Kiszka     if (!s->vapic_paddr) {
297e5ad936bSJan Kiszka         s->tpr = val << 4;
298d592d303Sbellard         apic_update_irq(s);
2999230e66eSbellard     }
300e5ad936bSJan Kiszka }
3019230e66eSbellard 
302e5ad936bSJan Kiszka static uint8_t apic_get_tpr(APICCommonState *s)
303d592d303Sbellard {
304e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
305e5ad936bSJan Kiszka     return s->tpr >> 4;
306d592d303Sbellard }
307d592d303Sbellard 
30882a5e042SPavel Butsykin int apic_get_ppr(APICCommonState *s)
309574bbf7bSbellard {
310574bbf7bSbellard     int tpr, isrv, ppr;
311574bbf7bSbellard 
312574bbf7bSbellard     tpr = (s->tpr >> 4);
313574bbf7bSbellard     isrv = get_highest_priority_int(s->isr);
314574bbf7bSbellard     if (isrv < 0)
315574bbf7bSbellard         isrv = 0;
316574bbf7bSbellard     isrv >>= 4;
317574bbf7bSbellard     if (tpr >= isrv)
318574bbf7bSbellard         ppr = s->tpr;
319574bbf7bSbellard     else
320574bbf7bSbellard         ppr = isrv << 4;
321574bbf7bSbellard     return ppr;
322574bbf7bSbellard }
323574bbf7bSbellard 
324dae01685SJan Kiszka static int apic_get_arb_pri(APICCommonState *s)
325d592d303Sbellard {
326d592d303Sbellard     /* XXX: arbitration */
327d592d303Sbellard     return 0;
328d592d303Sbellard }
329d592d303Sbellard 
3300fbfbb59SGleb Natapov 
3310fbfbb59SGleb Natapov /*
3320fbfbb59SGleb Natapov  * <0 - low prio interrupt,
3330fbfbb59SGleb Natapov  * 0  - no interrupt,
3340fbfbb59SGleb Natapov  * >0 - interrupt number
3350fbfbb59SGleb Natapov  */
336dae01685SJan Kiszka static int apic_irq_pending(APICCommonState *s)
3370fbfbb59SGleb Natapov {
3380fbfbb59SGleb Natapov     int irrv, ppr;
33960e68042SPaolo Bonzini 
34060e68042SPaolo Bonzini     if (!(s->spurious_vec & APIC_SV_ENABLE)) {
34160e68042SPaolo Bonzini         return 0;
34260e68042SPaolo Bonzini     }
34360e68042SPaolo Bonzini 
3440fbfbb59SGleb Natapov     irrv = get_highest_priority_int(s->irr);
3450fbfbb59SGleb Natapov     if (irrv < 0) {
3460fbfbb59SGleb Natapov         return 0;
3470fbfbb59SGleb Natapov     }
3480fbfbb59SGleb Natapov     ppr = apic_get_ppr(s);
3490fbfbb59SGleb Natapov     if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) {
3500fbfbb59SGleb Natapov         return -1;
3510fbfbb59SGleb Natapov     }
3520fbfbb59SGleb Natapov 
3530fbfbb59SGleb Natapov     return irrv;
3540fbfbb59SGleb Natapov }
3550fbfbb59SGleb Natapov 
356574bbf7bSbellard /* signal the CPU if an irq is pending */
357dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s)
358574bbf7bSbellard {
359c3affe56SAndreas Färber     CPUState *cpu;
360be9f8a08SZhu Guihua     DeviceState *dev = (DeviceState *)s;
36160e82579SAndreas Färber 
362c3affe56SAndreas Färber     cpu = CPU(s->cpu);
36360e82579SAndreas Färber     if (!qemu_cpu_is_self(cpu)) {
364c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_POLL);
3655d62c43aSJan Kiszka     } else if (apic_irq_pending(s) > 0) {
366c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_HARD);
367be9f8a08SZhu Guihua     } else if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) {
3688092cb71SPaolo Bonzini         cpu_reset_interrupt(cpu, CPU_INTERRUPT_HARD);
369574bbf7bSbellard     }
3700fbfbb59SGleb Natapov }
371574bbf7bSbellard 
372d3b0c9e9Sxiaoqiang zhao void apic_poll_irq(DeviceState *dev)
373e5ad936bSJan Kiszka {
374d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
375e5ad936bSJan Kiszka 
376e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
377e5ad936bSJan Kiszka     apic_update_irq(s);
378e5ad936bSJan Kiszka }
379e5ad936bSJan Kiszka 
380dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode)
381574bbf7bSbellard {
382edf9735eSMichael S. Tsirkin     apic_report_irq_delivered(!apic_get_bit(s->irr, vector_num));
38373822ec8Saliguori 
384edf9735eSMichael S. Tsirkin     apic_set_bit(s->irr, vector_num);
385574bbf7bSbellard     if (trigger_mode)
386edf9735eSMichael S. Tsirkin         apic_set_bit(s->tmr, vector_num);
387574bbf7bSbellard     else
388edf9735eSMichael S. Tsirkin         apic_reset_bit(s->tmr, vector_num);
389e5ad936bSJan Kiszka     if (s->vapic_paddr) {
390e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC);
391e5ad936bSJan Kiszka         /*
392e5ad936bSJan Kiszka          * The vcpu thread needs to see the new IRR before we pull its current
393e5ad936bSJan Kiszka          * TPR value. That way, if we miss a lowering of the TRP, the guest
394e5ad936bSJan Kiszka          * has the chance to notice the new IRR and poll for IRQs on its own.
395e5ad936bSJan Kiszka          */
396e5ad936bSJan Kiszka         smp_wmb();
397e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_FROM_VAPIC);
398e5ad936bSJan Kiszka     }
399574bbf7bSbellard     apic_update_irq(s);
400574bbf7bSbellard }
401574bbf7bSbellard 
402dae01685SJan Kiszka static void apic_eoi(APICCommonState *s)
403574bbf7bSbellard {
404574bbf7bSbellard     int isrv;
405574bbf7bSbellard     isrv = get_highest_priority_int(s->isr);
406574bbf7bSbellard     if (isrv < 0)
407574bbf7bSbellard         return;
408edf9735eSMichael S. Tsirkin     apic_reset_bit(s->isr, isrv);
409edf9735eSMichael S. Tsirkin     if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) {
4100280b571SJan Kiszka         ioapic_eoi_broadcast(isrv);
4110280b571SJan Kiszka     }
412e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC);
413574bbf7bSbellard     apic_update_irq(s);
414574bbf7bSbellard }
415574bbf7bSbellard 
416678e12ccSGleb Natapov static int apic_find_dest(uint8_t dest)
417678e12ccSGleb Natapov {
418dae01685SJan Kiszka     APICCommonState *apic = local_apics[dest];
419678e12ccSGleb Natapov     int i;
420678e12ccSGleb Natapov 
421678e12ccSGleb Natapov     if (apic && apic->id == dest)
422678e12ccSGleb Natapov         return dest;  /* shortcut in case apic->id == apic->idx */
423678e12ccSGleb Natapov 
424678e12ccSGleb Natapov     for (i = 0; i < MAX_APICS; i++) {
425678e12ccSGleb Natapov         apic = local_apics[i];
426678e12ccSGleb Natapov 	if (apic && apic->id == dest)
427678e12ccSGleb Natapov             return i;
428b538e53eSAlex Williamson         if (!apic)
429b538e53eSAlex Williamson             break;
430678e12ccSGleb Natapov     }
431678e12ccSGleb Natapov 
432678e12ccSGleb Natapov     return -1;
433678e12ccSGleb Natapov }
434678e12ccSGleb Natapov 
435d3e9db93Sbellard static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
436d3e9db93Sbellard                                       uint8_t dest, uint8_t dest_mode)
437d592d303Sbellard {
438dae01685SJan Kiszka     APICCommonState *apic_iter;
439d3e9db93Sbellard     int i;
440d592d303Sbellard 
441d592d303Sbellard     if (dest_mode == 0) {
442d3e9db93Sbellard         if (dest == 0xff) {
443d3e9db93Sbellard             memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
444d3e9db93Sbellard         } else {
445678e12ccSGleb Natapov             int idx = apic_find_dest(dest);
446d3e9db93Sbellard             memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
447678e12ccSGleb Natapov             if (idx >= 0)
448edf9735eSMichael S. Tsirkin                 apic_set_bit(deliver_bitmask, idx);
449d3e9db93Sbellard         }
450d592d303Sbellard     } else {
451d592d303Sbellard         /* XXX: cluster mode */
452d3e9db93Sbellard         memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
453d3e9db93Sbellard         for(i = 0; i < MAX_APICS; i++) {
454d3e9db93Sbellard             apic_iter = local_apics[i];
455d3e9db93Sbellard             if (apic_iter) {
456d3e9db93Sbellard                 if (apic_iter->dest_mode == 0xf) {
457d592d303Sbellard                     if (dest & apic_iter->log_dest)
458edf9735eSMichael S. Tsirkin                         apic_set_bit(deliver_bitmask, i);
459d3e9db93Sbellard                 } else if (apic_iter->dest_mode == 0x0) {
460d3e9db93Sbellard                     if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
461d3e9db93Sbellard                         (dest & apic_iter->log_dest & 0x0f)) {
462edf9735eSMichael S. Tsirkin                         apic_set_bit(deliver_bitmask, i);
463d592d303Sbellard                     }
464d592d303Sbellard                 }
465b538e53eSAlex Williamson             } else {
466b538e53eSAlex Williamson                 break;
467d3e9db93Sbellard             }
468d3e9db93Sbellard         }
469d3e9db93Sbellard     }
470d592d303Sbellard }
471d592d303Sbellard 
472dae01685SJan Kiszka static void apic_startup(APICCommonState *s, int vector_num)
473e0fd8781Sbellard {
474b09ea7d5SGleb Natapov     s->sipi_vector = vector_num;
475c3affe56SAndreas Färber     cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
476b09ea7d5SGleb Natapov }
477b09ea7d5SGleb Natapov 
478d3b0c9e9Sxiaoqiang zhao void apic_sipi(DeviceState *dev)
479b09ea7d5SGleb Natapov {
480d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
48192a16d7aSBlue Swirl 
482d8ed887bSAndreas Färber     cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
483b09ea7d5SGleb Natapov 
484b09ea7d5SGleb Natapov     if (!s->wait_for_sipi)
485e0fd8781Sbellard         return;
486e9f9d6b1SAndreas Färber     cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector);
487b09ea7d5SGleb Natapov     s->wait_for_sipi = 0;
488e0fd8781Sbellard }
489e0fd8781Sbellard 
490d3b0c9e9Sxiaoqiang zhao static void apic_deliver(DeviceState *dev, uint8_t dest, uint8_t dest_mode,
491d592d303Sbellard                          uint8_t delivery_mode, uint8_t vector_num,
4921f6f408cSJan Kiszka                          uint8_t trigger_mode)
493d592d303Sbellard {
494d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
495d3e9db93Sbellard     uint32_t deliver_bitmask[MAX_APIC_WORDS];
496d592d303Sbellard     int dest_shorthand = (s->icr[0] >> 18) & 3;
497dae01685SJan Kiszka     APICCommonState *apic_iter;
498d592d303Sbellard 
499e0fd8781Sbellard     switch (dest_shorthand) {
500e0fd8781Sbellard     case 0:
501d3e9db93Sbellard         apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
502e0fd8781Sbellard         break;
503e0fd8781Sbellard     case 1:
504d3e9db93Sbellard         memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
505edf9735eSMichael S. Tsirkin         apic_set_bit(deliver_bitmask, s->idx);
506e0fd8781Sbellard         break;
507e0fd8781Sbellard     case 2:
508d3e9db93Sbellard         memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
509e0fd8781Sbellard         break;
510e0fd8781Sbellard     case 3:
511d3e9db93Sbellard         memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
512edf9735eSMichael S. Tsirkin         apic_reset_bit(deliver_bitmask, s->idx);
513e0fd8781Sbellard         break;
514e0fd8781Sbellard     }
515e0fd8781Sbellard 
516d592d303Sbellard     switch (delivery_mode) {
517d592d303Sbellard         case APIC_DM_INIT:
518d592d303Sbellard             {
519d592d303Sbellard                 int trig_mode = (s->icr[0] >> 15) & 1;
520d592d303Sbellard                 int level = (s->icr[0] >> 14) & 1;
521d592d303Sbellard                 if (level == 0 && trig_mode == 1) {
522d3e9db93Sbellard                     foreach_apic(apic_iter, deliver_bitmask,
523d3e9db93Sbellard                                  apic_iter->arb_id = apic_iter->id );
524d592d303Sbellard                     return;
525d592d303Sbellard                 }
526d592d303Sbellard             }
527d592d303Sbellard             break;
528d592d303Sbellard 
529d592d303Sbellard         case APIC_DM_SIPI:
530d3e9db93Sbellard             foreach_apic(apic_iter, deliver_bitmask,
531d3e9db93Sbellard                          apic_startup(apic_iter, vector_num) );
532d592d303Sbellard             return;
533d592d303Sbellard     }
534d592d303Sbellard 
5351f6f408cSJan Kiszka     apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
536d592d303Sbellard }
537d592d303Sbellard 
538a94820ddSJan Kiszka static bool apic_check_pic(APICCommonState *s)
539a94820ddSJan Kiszka {
540be9f8a08SZhu Guihua     DeviceState *dev = (DeviceState *)s;
541be9f8a08SZhu Guihua 
542be9f8a08SZhu Guihua     if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) {
543a94820ddSJan Kiszka         return false;
544a94820ddSJan Kiszka     }
545be9f8a08SZhu Guihua     apic_deliver_pic_intr(dev, 1);
546a94820ddSJan Kiszka     return true;
547a94820ddSJan Kiszka }
548a94820ddSJan Kiszka 
549d3b0c9e9Sxiaoqiang zhao int apic_get_interrupt(DeviceState *dev)
550574bbf7bSbellard {
551d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
552574bbf7bSbellard     int intno;
553574bbf7bSbellard 
554574bbf7bSbellard     /* if the APIC is installed or enabled, we let the 8259 handle the
555574bbf7bSbellard        IRQs */
556574bbf7bSbellard     if (!s)
557574bbf7bSbellard         return -1;
558574bbf7bSbellard     if (!(s->spurious_vec & APIC_SV_ENABLE))
559574bbf7bSbellard         return -1;
560574bbf7bSbellard 
561e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
5620fbfbb59SGleb Natapov     intno = apic_irq_pending(s);
5630fbfbb59SGleb Natapov 
5645224c88dSPaolo Bonzini     /* if there is an interrupt from the 8259, let the caller handle
5655224c88dSPaolo Bonzini      * that first since ExtINT interrupts ignore the priority.
5665224c88dSPaolo Bonzini      */
5675224c88dSPaolo Bonzini     if (intno == 0 || apic_check_pic(s)) {
568e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
569574bbf7bSbellard         return -1;
5700fbfbb59SGleb Natapov     } else if (intno < 0) {
571e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
572d592d303Sbellard         return s->spurious_vec & 0xff;
5730fbfbb59SGleb Natapov     }
574edf9735eSMichael S. Tsirkin     apic_reset_bit(s->irr, intno);
575edf9735eSMichael S. Tsirkin     apic_set_bit(s->isr, intno);
576e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_TO_VAPIC);
5773db3659bSJan Kiszka 
578574bbf7bSbellard     apic_update_irq(s);
5793db3659bSJan Kiszka 
580574bbf7bSbellard     return intno;
581574bbf7bSbellard }
582574bbf7bSbellard 
583d3b0c9e9Sxiaoqiang zhao int apic_accept_pic_intr(DeviceState *dev)
5840e21e12bSths {
585d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
5860e21e12bSths     uint32_t lvt0;
5870e21e12bSths 
5880e21e12bSths     if (!s)
5890e21e12bSths         return -1;
5900e21e12bSths 
5910e21e12bSths     lvt0 = s->lvt[APIC_LVT_LINT0];
5920e21e12bSths 
593a5b38b51Saurel32     if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
594a5b38b51Saurel32         (lvt0 & APIC_LVT_MASKED) == 0)
5950e21e12bSths         return 1;
5960e21e12bSths 
5970e21e12bSths     return 0;
5980e21e12bSths }
5990e21e12bSths 
600dae01685SJan Kiszka static uint32_t apic_get_current_count(APICCommonState *s)
601574bbf7bSbellard {
602574bbf7bSbellard     int64_t d;
603574bbf7bSbellard     uint32_t val;
604bc72ad67SAlex Bligh     d = (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - s->initial_count_load_time) >>
605574bbf7bSbellard         s->count_shift;
606574bbf7bSbellard     if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
607574bbf7bSbellard         /* periodic */
608d592d303Sbellard         val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));
609574bbf7bSbellard     } else {
610574bbf7bSbellard         if (d >= s->initial_count)
611574bbf7bSbellard             val = 0;
612574bbf7bSbellard         else
613574bbf7bSbellard             val = s->initial_count - d;
614574bbf7bSbellard     }
615574bbf7bSbellard     return val;
616574bbf7bSbellard }
617574bbf7bSbellard 
618dae01685SJan Kiszka static void apic_timer_update(APICCommonState *s, int64_t current_time)
619574bbf7bSbellard {
6207a380ca3SJan Kiszka     if (apic_next_timer(s, current_time)) {
621bc72ad67SAlex Bligh         timer_mod(s->timer, s->next_time);
622574bbf7bSbellard     } else {
623bc72ad67SAlex Bligh         timer_del(s->timer);
624574bbf7bSbellard     }
625574bbf7bSbellard }
626574bbf7bSbellard 
627574bbf7bSbellard static void apic_timer(void *opaque)
628574bbf7bSbellard {
629dae01685SJan Kiszka     APICCommonState *s = opaque;
630574bbf7bSbellard 
631cf6d64bfSBlue Swirl     apic_local_deliver(s, APIC_LVT_TIMER);
632574bbf7bSbellard     apic_timer_update(s, s->next_time);
633574bbf7bSbellard }
634574bbf7bSbellard 
635a8170e5eSAvi Kivity static uint32_t apic_mem_readb(void *opaque, hwaddr addr)
636574bbf7bSbellard {
637574bbf7bSbellard     return 0;
638574bbf7bSbellard }
639574bbf7bSbellard 
640a8170e5eSAvi Kivity static uint32_t apic_mem_readw(void *opaque, hwaddr addr)
641574bbf7bSbellard {
642574bbf7bSbellard     return 0;
643574bbf7bSbellard }
644574bbf7bSbellard 
645a8170e5eSAvi Kivity static void apic_mem_writeb(void *opaque, hwaddr addr, uint32_t val)
646574bbf7bSbellard {
647574bbf7bSbellard }
648574bbf7bSbellard 
649a8170e5eSAvi Kivity static void apic_mem_writew(void *opaque, hwaddr addr, uint32_t val)
650574bbf7bSbellard {
651574bbf7bSbellard }
652574bbf7bSbellard 
653a8170e5eSAvi Kivity static uint32_t apic_mem_readl(void *opaque, hwaddr addr)
654574bbf7bSbellard {
655d3b0c9e9Sxiaoqiang zhao     DeviceState *dev;
656dae01685SJan Kiszka     APICCommonState *s;
657574bbf7bSbellard     uint32_t val;
658574bbf7bSbellard     int index;
659574bbf7bSbellard 
660d3b0c9e9Sxiaoqiang zhao     dev = cpu_get_current_apic();
661d3b0c9e9Sxiaoqiang zhao     if (!dev) {
662574bbf7bSbellard         return 0;
6630e26b7b8SBlue Swirl     }
664d3b0c9e9Sxiaoqiang zhao     s = APIC_COMMON(dev);
665574bbf7bSbellard 
666574bbf7bSbellard     index = (addr >> 4) & 0xff;
667574bbf7bSbellard     switch(index) {
668574bbf7bSbellard     case 0x02: /* id */
669574bbf7bSbellard         val = s->id << 24;
670574bbf7bSbellard         break;
671574bbf7bSbellard     case 0x03: /* version */
672aa93200bSGabriel L. Somlo         val = s->version | ((APIC_LVT_NB - 1) << 16);
673574bbf7bSbellard         break;
674574bbf7bSbellard     case 0x08:
675e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_FROM_VAPIC);
676e5ad936bSJan Kiszka         if (apic_report_tpr_access) {
67760671e58SAndreas Färber             cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ);
678e5ad936bSJan Kiszka         }
679574bbf7bSbellard         val = s->tpr;
680574bbf7bSbellard         break;
681d592d303Sbellard     case 0x09:
682d592d303Sbellard         val = apic_get_arb_pri(s);
683d592d303Sbellard         break;
684574bbf7bSbellard     case 0x0a:
685574bbf7bSbellard         /* ppr */
686574bbf7bSbellard         val = apic_get_ppr(s);
687574bbf7bSbellard         break;
688b237db36Saurel32     case 0x0b:
689b237db36Saurel32         val = 0;
690b237db36Saurel32         break;
691d592d303Sbellard     case 0x0d:
692d592d303Sbellard         val = s->log_dest << 24;
693d592d303Sbellard         break;
694d592d303Sbellard     case 0x0e:
695d6c140a7SJan Kiszka         val = (s->dest_mode << 28) | 0xfffffff;
696d592d303Sbellard         break;
697574bbf7bSbellard     case 0x0f:
698574bbf7bSbellard         val = s->spurious_vec;
699574bbf7bSbellard         break;
700574bbf7bSbellard     case 0x10 ... 0x17:
701574bbf7bSbellard         val = s->isr[index & 7];
702574bbf7bSbellard         break;
703574bbf7bSbellard     case 0x18 ... 0x1f:
704574bbf7bSbellard         val = s->tmr[index & 7];
705574bbf7bSbellard         break;
706574bbf7bSbellard     case 0x20 ... 0x27:
707574bbf7bSbellard         val = s->irr[index & 7];
708574bbf7bSbellard         break;
709574bbf7bSbellard     case 0x28:
710574bbf7bSbellard         val = s->esr;
711574bbf7bSbellard         break;
712574bbf7bSbellard     case 0x30:
713574bbf7bSbellard     case 0x31:
714574bbf7bSbellard         val = s->icr[index & 1];
715574bbf7bSbellard         break;
716e0fd8781Sbellard     case 0x32 ... 0x37:
717e0fd8781Sbellard         val = s->lvt[index - 0x32];
718e0fd8781Sbellard         break;
719574bbf7bSbellard     case 0x38:
720574bbf7bSbellard         val = s->initial_count;
721574bbf7bSbellard         break;
722574bbf7bSbellard     case 0x39:
723574bbf7bSbellard         val = apic_get_current_count(s);
724574bbf7bSbellard         break;
725574bbf7bSbellard     case 0x3e:
726574bbf7bSbellard         val = s->divide_conf;
727574bbf7bSbellard         break;
728574bbf7bSbellard     default:
729a22bf99cSPavel Butsykin         s->esr |= APIC_ESR_ILLEGAL_ADDRESS;
730574bbf7bSbellard         val = 0;
731574bbf7bSbellard         break;
732574bbf7bSbellard     }
733d8023f31SBlue Swirl     trace_apic_mem_readl(addr, val);
734574bbf7bSbellard     return val;
735574bbf7bSbellard }
736574bbf7bSbellard 
737a8170e5eSAvi Kivity static void apic_send_msi(hwaddr addr, uint32_t data)
73854c96da7SMichael S. Tsirkin {
73954c96da7SMichael S. Tsirkin     uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
74054c96da7SMichael S. Tsirkin     uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
74154c96da7SMichael S. Tsirkin     uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
74254c96da7SMichael S. Tsirkin     uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
74354c96da7SMichael S. Tsirkin     uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
74454c96da7SMichael S. Tsirkin     /* XXX: Ignore redirection hint. */
7451f6f408cSJan Kiszka     apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode);
74654c96da7SMichael S. Tsirkin }
74754c96da7SMichael S. Tsirkin 
748a8170e5eSAvi Kivity static void apic_mem_writel(void *opaque, hwaddr addr, uint32_t val)
749574bbf7bSbellard {
750d3b0c9e9Sxiaoqiang zhao     DeviceState *dev;
751dae01685SJan Kiszka     APICCommonState *s;
75254c96da7SMichael S. Tsirkin     int index = (addr >> 4) & 0xff;
75354c96da7SMichael S. Tsirkin     if (addr > 0xfff || !index) {
75454c96da7SMichael S. Tsirkin         /* MSI and MMIO APIC are at the same memory location,
75554c96da7SMichael S. Tsirkin          * but actually not on the global bus: MSI is on PCI bus
75654c96da7SMichael S. Tsirkin          * APIC is connected directly to the CPU.
75754c96da7SMichael S. Tsirkin          * Mapping them on the global bus happens to work because
75854c96da7SMichael S. Tsirkin          * MSI registers are reserved in APIC MMIO and vice versa. */
75954c96da7SMichael S. Tsirkin         apic_send_msi(addr, val);
76054c96da7SMichael S. Tsirkin         return;
76154c96da7SMichael S. Tsirkin     }
762574bbf7bSbellard 
763d3b0c9e9Sxiaoqiang zhao     dev = cpu_get_current_apic();
764d3b0c9e9Sxiaoqiang zhao     if (!dev) {
765574bbf7bSbellard         return;
7660e26b7b8SBlue Swirl     }
767d3b0c9e9Sxiaoqiang zhao     s = APIC_COMMON(dev);
768574bbf7bSbellard 
769d8023f31SBlue Swirl     trace_apic_mem_writel(addr, val);
770574bbf7bSbellard 
771574bbf7bSbellard     switch(index) {
772574bbf7bSbellard     case 0x02:
773574bbf7bSbellard         s->id = (val >> 24);
774574bbf7bSbellard         break;
775e0fd8781Sbellard     case 0x03:
776e0fd8781Sbellard         break;
777574bbf7bSbellard     case 0x08:
778e5ad936bSJan Kiszka         if (apic_report_tpr_access) {
77960671e58SAndreas Färber             cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE);
780e5ad936bSJan Kiszka         }
781574bbf7bSbellard         s->tpr = val;
782e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
783d592d303Sbellard         apic_update_irq(s);
784574bbf7bSbellard         break;
785e0fd8781Sbellard     case 0x09:
786e0fd8781Sbellard     case 0x0a:
787e0fd8781Sbellard         break;
788574bbf7bSbellard     case 0x0b: /* EOI */
789574bbf7bSbellard         apic_eoi(s);
790574bbf7bSbellard         break;
791d592d303Sbellard     case 0x0d:
792d592d303Sbellard         s->log_dest = val >> 24;
793d592d303Sbellard         break;
794d592d303Sbellard     case 0x0e:
795d592d303Sbellard         s->dest_mode = val >> 28;
796d592d303Sbellard         break;
797574bbf7bSbellard     case 0x0f:
798574bbf7bSbellard         s->spurious_vec = val & 0x1ff;
799d592d303Sbellard         apic_update_irq(s);
800574bbf7bSbellard         break;
801e0fd8781Sbellard     case 0x10 ... 0x17:
802e0fd8781Sbellard     case 0x18 ... 0x1f:
803e0fd8781Sbellard     case 0x20 ... 0x27:
804e0fd8781Sbellard     case 0x28:
805e0fd8781Sbellard         break;
806574bbf7bSbellard     case 0x30:
807d592d303Sbellard         s->icr[0] = val;
808d3b0c9e9Sxiaoqiang zhao         apic_deliver(dev, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
809d592d303Sbellard                      (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
8101f6f408cSJan Kiszka                      (s->icr[0] >> 15) & 1);
811d592d303Sbellard         break;
812574bbf7bSbellard     case 0x31:
813d592d303Sbellard         s->icr[1] = val;
814574bbf7bSbellard         break;
815574bbf7bSbellard     case 0x32 ... 0x37:
816574bbf7bSbellard         {
817574bbf7bSbellard             int n = index - 0x32;
818574bbf7bSbellard             s->lvt[n] = val;
819a94820ddSJan Kiszka             if (n == APIC_LVT_TIMER) {
820bc72ad67SAlex Bligh                 apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
821a94820ddSJan Kiszka             } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) {
822a94820ddSJan Kiszka                 apic_update_irq(s);
823a94820ddSJan Kiszka             }
824574bbf7bSbellard         }
825574bbf7bSbellard         break;
826574bbf7bSbellard     case 0x38:
827574bbf7bSbellard         s->initial_count = val;
828bc72ad67SAlex Bligh         s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
829574bbf7bSbellard         apic_timer_update(s, s->initial_count_load_time);
830574bbf7bSbellard         break;
831e0fd8781Sbellard     case 0x39:
832e0fd8781Sbellard         break;
833574bbf7bSbellard     case 0x3e:
834574bbf7bSbellard         {
835574bbf7bSbellard             int v;
836574bbf7bSbellard             s->divide_conf = val & 0xb;
837574bbf7bSbellard             v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
838574bbf7bSbellard             s->count_shift = (v + 1) & 7;
839574bbf7bSbellard         }
840574bbf7bSbellard         break;
841574bbf7bSbellard     default:
842a22bf99cSPavel Butsykin         s->esr |= APIC_ESR_ILLEGAL_ADDRESS;
843574bbf7bSbellard         break;
844574bbf7bSbellard     }
845574bbf7bSbellard }
846574bbf7bSbellard 
847e5ad936bSJan Kiszka static void apic_pre_save(APICCommonState *s)
848e5ad936bSJan Kiszka {
849e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
850e5ad936bSJan Kiszka }
851e5ad936bSJan Kiszka 
8527a380ca3SJan Kiszka static void apic_post_load(APICCommonState *s)
8537a380ca3SJan Kiszka {
8547a380ca3SJan Kiszka     if (s->timer_expiry != -1) {
855bc72ad67SAlex Bligh         timer_mod(s->timer, s->timer_expiry);
8567a380ca3SJan Kiszka     } else {
857bc72ad67SAlex Bligh         timer_del(s->timer);
8587a380ca3SJan Kiszka     }
8597a380ca3SJan Kiszka }
8607a380ca3SJan Kiszka 
861312b4234SAvi Kivity static const MemoryRegionOps apic_io_ops = {
862312b4234SAvi Kivity     .old_mmio = {
863312b4234SAvi Kivity         .read = { apic_mem_readb, apic_mem_readw, apic_mem_readl, },
864312b4234SAvi Kivity         .write = { apic_mem_writeb, apic_mem_writew, apic_mem_writel, },
865312b4234SAvi Kivity     },
866312b4234SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
867574bbf7bSbellard };
868574bbf7bSbellard 
869ff6986ceSxiaoqiang zhao static void apic_realize(DeviceState *dev, Error **errp)
8708546b099SBlue Swirl {
871ff6986ceSxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
872ff6986ceSxiaoqiang zhao 
8731437c94bSPaolo Bonzini     memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi",
874baaeda08SIgor Mammedov                           APIC_SPACE_SIZE);
8758546b099SBlue Swirl 
876bc72ad67SAlex Bligh     s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s);
8778546b099SBlue Swirl     local_apics[s->idx] = s;
87808a82ac0SJan Kiszka 
879226419d6SMichael S. Tsirkin     msi_nonbroken = true;
8808546b099SBlue Swirl }
8818546b099SBlue Swirl 
882999e12bbSAnthony Liguori static void apic_class_init(ObjectClass *klass, void *data)
883999e12bbSAnthony Liguori {
884999e12bbSAnthony Liguori     APICCommonClass *k = APIC_COMMON_CLASS(klass);
885999e12bbSAnthony Liguori 
886ff6986ceSxiaoqiang zhao     k->realize = apic_realize;
887999e12bbSAnthony Liguori     k->set_base = apic_set_base;
888999e12bbSAnthony Liguori     k->set_tpr = apic_set_tpr;
889e5ad936bSJan Kiszka     k->get_tpr = apic_get_tpr;
890e5ad936bSJan Kiszka     k->vapic_base_update = apic_vapic_base_update;
891999e12bbSAnthony Liguori     k->external_nmi = apic_external_nmi;
892e5ad936bSJan Kiszka     k->pre_save = apic_pre_save;
893999e12bbSAnthony Liguori     k->post_load = apic_post_load;
894999e12bbSAnthony Liguori }
895999e12bbSAnthony Liguori 
8968c43a6f0SAndreas Färber static const TypeInfo apic_info = {
897999e12bbSAnthony Liguori     .name          = "apic",
89839bffca2SAnthony Liguori     .instance_size = sizeof(APICCommonState),
89939bffca2SAnthony Liguori     .parent        = TYPE_APIC_COMMON,
900999e12bbSAnthony Liguori     .class_init    = apic_class_init,
9018546b099SBlue Swirl };
9028546b099SBlue Swirl 
90383f7d43aSAndreas Färber static void apic_register_types(void)
9048546b099SBlue Swirl {
90539bffca2SAnthony Liguori     type_register_static(&apic_info);
9068546b099SBlue Swirl }
9078546b099SBlue Swirl 
90883f7d43aSAndreas Färber type_init(apic_register_types)
909