xref: /qemu/hw/intc/apic.c (revision 2c933ac6a883606b85f8cf271bfb40379d077e97)
1574bbf7bSbellard /*
2574bbf7bSbellard  *  APIC support
3574bbf7bSbellard  *
4574bbf7bSbellard  *  Copyright (c) 2004-2005 Fabrice Bellard
5574bbf7bSbellard  *
6574bbf7bSbellard  * This library is free software; you can redistribute it and/or
7574bbf7bSbellard  * modify it under the terms of the GNU Lesser General Public
8574bbf7bSbellard  * License as published by the Free Software Foundation; either
961f3c91aSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10574bbf7bSbellard  *
11574bbf7bSbellard  * This library is distributed in the hope that it will be useful,
12574bbf7bSbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13574bbf7bSbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14574bbf7bSbellard  * Lesser General Public License for more details.
15574bbf7bSbellard  *
16574bbf7bSbellard  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>
18574bbf7bSbellard  */
19b6a0aa05SPeter Maydell #include "qemu/osdep.h"
2033c11879SPaolo Bonzini #include "cpu.h"
211de7afc9SPaolo Bonzini #include "qemu/thread.h"
220d09e41aSPaolo Bonzini #include "hw/i386/apic_internal.h"
230d09e41aSPaolo Bonzini #include "hw/i386/apic.h"
240d09e41aSPaolo Bonzini #include "hw/i386/ioapic.h"
25852c27e2SPaolo Bonzini #include "hw/intc/i8259.h"
2683c9f4caSPaolo Bonzini #include "hw/pci/msi.h"
271de7afc9SPaolo Bonzini #include "qemu/host-utils.h"
28*2c933ac6SPaolo Bonzini #include "sysemu/kvm.h"
29d8023f31SBlue Swirl #include "trace.h"
300d09e41aSPaolo Bonzini #include "hw/i386/apic-msidef.h"
31889211b1SIgor Mammedov #include "qapi/error.h"
32db1015e9SEduardo Habkost #include "qom/object.h"
33574bbf7bSbellard 
34889211b1SIgor Mammedov #define MAX_APICS 255
35d3e9db93Sbellard #define MAX_APIC_WORDS 8
36d3e9db93Sbellard 
37e5ad936bSJan Kiszka #define SYNC_FROM_VAPIC                 0x1
38e5ad936bSJan Kiszka #define SYNC_TO_VAPIC                   0x2
39e5ad936bSJan Kiszka #define SYNC_ISR_IRR_TO_VAPIC           0x4
40e5ad936bSJan Kiszka 
41dae01685SJan Kiszka static APICCommonState *local_apics[MAX_APICS + 1];
4254c96da7SMichael S. Tsirkin 
43927d5a1dSWanpeng Li #define TYPE_APIC "apic"
44fa34a3c5SEduardo Habkost /*This is reusing the APICCommonState typedef from APIC_COMMON */
45fa34a3c5SEduardo Habkost DECLARE_INSTANCE_CHECKER(APICCommonState, APIC,
46fa34a3c5SEduardo Habkost                          TYPE_APIC)
47927d5a1dSWanpeng Li 
48dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode);
49dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s);
50610626afSaliguori static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
51610626afSaliguori                                       uint8_t dest, uint8_t dest_mode);
52d592d303Sbellard 
533b63c04eSaurel32 /* Find first bit starting from msb */
54edf9735eSMichael S. Tsirkin static int apic_fls_bit(uint32_t value)
553b63c04eSaurel32 {
563b63c04eSaurel32     return 31 - clz32(value);
573b63c04eSaurel32 }
583b63c04eSaurel32 
59e95f5491Saurel32 /* Find first bit starting from lsb */
60edf9735eSMichael S. Tsirkin static int apic_ffs_bit(uint32_t value)
61d3e9db93Sbellard {
62bb7e7293Saurel32     return ctz32(value);
63d3e9db93Sbellard }
64d3e9db93Sbellard 
65edf9735eSMichael S. Tsirkin static inline void apic_reset_bit(uint32_t *tab, int index)
66d3e9db93Sbellard {
67d3e9db93Sbellard     int i, mask;
68d3e9db93Sbellard     i = index >> 5;
69d3e9db93Sbellard     mask = 1 << (index & 0x1f);
70d3e9db93Sbellard     tab[i] &= ~mask;
71d3e9db93Sbellard }
72d3e9db93Sbellard 
73e5ad936bSJan Kiszka /* return -1 if no bit is set */
74e5ad936bSJan Kiszka static int get_highest_priority_int(uint32_t *tab)
75e5ad936bSJan Kiszka {
76e5ad936bSJan Kiszka     int i;
77e5ad936bSJan Kiszka     for (i = 7; i >= 0; i--) {
78e5ad936bSJan Kiszka         if (tab[i] != 0) {
79edf9735eSMichael S. Tsirkin             return i * 32 + apic_fls_bit(tab[i]);
80e5ad936bSJan Kiszka         }
81e5ad936bSJan Kiszka     }
82e5ad936bSJan Kiszka     return -1;
83e5ad936bSJan Kiszka }
84e5ad936bSJan Kiszka 
85e5ad936bSJan Kiszka static void apic_sync_vapic(APICCommonState *s, int sync_type)
86e5ad936bSJan Kiszka {
87e5ad936bSJan Kiszka     VAPICState vapic_state;
88e5ad936bSJan Kiszka     size_t length;
89e5ad936bSJan Kiszka     off_t start;
90e5ad936bSJan Kiszka     int vector;
91e5ad936bSJan Kiszka 
92e5ad936bSJan Kiszka     if (!s->vapic_paddr) {
93e5ad936bSJan Kiszka         return;
94e5ad936bSJan Kiszka     }
95e5ad936bSJan Kiszka     if (sync_type & SYNC_FROM_VAPIC) {
96eb6282f2SStefan Weil         cpu_physical_memory_read(s->vapic_paddr, &vapic_state,
97eb6282f2SStefan Weil                                  sizeof(vapic_state));
98e5ad936bSJan Kiszka         s->tpr = vapic_state.tpr;
99e5ad936bSJan Kiszka     }
100e5ad936bSJan Kiszka     if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) {
101e5ad936bSJan Kiszka         start = offsetof(VAPICState, isr);
102e5ad936bSJan Kiszka         length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr);
103e5ad936bSJan Kiszka 
104e5ad936bSJan Kiszka         if (sync_type & SYNC_TO_VAPIC) {
10560e82579SAndreas Färber             assert(qemu_cpu_is_self(CPU(s->cpu)));
106e5ad936bSJan Kiszka 
107e5ad936bSJan Kiszka             vapic_state.tpr = s->tpr;
108e5ad936bSJan Kiszka             vapic_state.enabled = 1;
109e5ad936bSJan Kiszka             start = 0;
110e5ad936bSJan Kiszka             length = sizeof(VAPICState);
111e5ad936bSJan Kiszka         }
112e5ad936bSJan Kiszka 
113e5ad936bSJan Kiszka         vector = get_highest_priority_int(s->isr);
114e5ad936bSJan Kiszka         if (vector < 0) {
115e5ad936bSJan Kiszka             vector = 0;
116e5ad936bSJan Kiszka         }
117e5ad936bSJan Kiszka         vapic_state.isr = vector & 0xf0;
118e5ad936bSJan Kiszka 
119e5ad936bSJan Kiszka         vapic_state.zero = 0;
120e5ad936bSJan Kiszka 
121e5ad936bSJan Kiszka         vector = get_highest_priority_int(s->irr);
122e5ad936bSJan Kiszka         if (vector < 0) {
123e5ad936bSJan Kiszka             vector = 0;
124e5ad936bSJan Kiszka         }
125e5ad936bSJan Kiszka         vapic_state.irr = vector & 0xff;
126e5ad936bSJan Kiszka 
1273c8133f9SPeter Maydell         address_space_write_rom(&address_space_memory,
1282a221651SEdgar E. Iglesias                                 s->vapic_paddr + start,
1293c8133f9SPeter Maydell                                 MEMTXATTRS_UNSPECIFIED,
130e5ad936bSJan Kiszka                                 ((void *)&vapic_state) + start, length);
131e5ad936bSJan Kiszka     }
132e5ad936bSJan Kiszka }
133e5ad936bSJan Kiszka 
134e5ad936bSJan Kiszka static void apic_vapic_base_update(APICCommonState *s)
135e5ad936bSJan Kiszka {
136e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_TO_VAPIC);
137e5ad936bSJan Kiszka }
138e5ad936bSJan Kiszka 
139dae01685SJan Kiszka static void apic_local_deliver(APICCommonState *s, int vector)
140a5b38b51Saurel32 {
141a5b38b51Saurel32     uint32_t lvt = s->lvt[vector];
142a5b38b51Saurel32     int trigger_mode;
143a5b38b51Saurel32 
144d8023f31SBlue Swirl     trace_apic_local_deliver(vector, (lvt >> 8) & 7);
145d8023f31SBlue Swirl 
146a5b38b51Saurel32     if (lvt & APIC_LVT_MASKED)
147a5b38b51Saurel32         return;
148a5b38b51Saurel32 
149a5b38b51Saurel32     switch ((lvt >> 8) & 7) {
150a5b38b51Saurel32     case APIC_DM_SMI:
151c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI);
152a5b38b51Saurel32         break;
153a5b38b51Saurel32 
154a5b38b51Saurel32     case APIC_DM_NMI:
155c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI);
156a5b38b51Saurel32         break;
157a5b38b51Saurel32 
158a5b38b51Saurel32     case APIC_DM_EXTINT:
159c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD);
160a5b38b51Saurel32         break;
161a5b38b51Saurel32 
162a5b38b51Saurel32     case APIC_DM_FIXED:
163a5b38b51Saurel32         trigger_mode = APIC_TRIGGER_EDGE;
164a5b38b51Saurel32         if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
165a5b38b51Saurel32             (lvt & APIC_LVT_LEVEL_TRIGGER))
166a5b38b51Saurel32             trigger_mode = APIC_TRIGGER_LEVEL;
167a5b38b51Saurel32         apic_set_irq(s, lvt & 0xff, trigger_mode);
168a5b38b51Saurel32     }
169a5b38b51Saurel32 }
170a5b38b51Saurel32 
171d3b0c9e9Sxiaoqiang zhao void apic_deliver_pic_intr(DeviceState *dev, int level)
1721a7de94aSaurel32 {
173927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
17492a16d7aSBlue Swirl 
175cf6d64bfSBlue Swirl     if (level) {
176cf6d64bfSBlue Swirl         apic_local_deliver(s, APIC_LVT_LINT0);
177cf6d64bfSBlue Swirl     } else {
1781a7de94aSaurel32         uint32_t lvt = s->lvt[APIC_LVT_LINT0];
1791a7de94aSaurel32 
1801a7de94aSaurel32         switch ((lvt >> 8) & 7) {
1811a7de94aSaurel32         case APIC_DM_FIXED:
1821a7de94aSaurel32             if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
1831a7de94aSaurel32                 break;
184edf9735eSMichael S. Tsirkin             apic_reset_bit(s->irr, lvt & 0xff);
1851a7de94aSaurel32             /* fall through */
1861a7de94aSaurel32         case APIC_DM_EXTINT:
1878092cb71SPaolo Bonzini             apic_update_irq(s);
1881a7de94aSaurel32             break;
1891a7de94aSaurel32         }
1901a7de94aSaurel32     }
1911a7de94aSaurel32 }
1921a7de94aSaurel32 
193dae01685SJan Kiszka static void apic_external_nmi(APICCommonState *s)
19402c09195SJan Kiszka {
19502c09195SJan Kiszka     apic_local_deliver(s, APIC_LVT_LINT1);
19602c09195SJan Kiszka }
19702c09195SJan Kiszka 
198d3e9db93Sbellard #define foreach_apic(apic, deliver_bitmask, code) \
199d3e9db93Sbellard {\
2006d55574aSPeter Maydell     int __i, __j;\
201d3e9db93Sbellard     for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
2026d55574aSPeter Maydell         uint32_t __mask = deliver_bitmask[__i];\
203d3e9db93Sbellard         if (__mask) {\
204d3e9db93Sbellard             for(__j = 0; __j < 32; __j++) {\
2056d55574aSPeter Maydell                 if (__mask & (1U << __j)) {\
206d3e9db93Sbellard                     apic = local_apics[__i * 32 + __j];\
207d3e9db93Sbellard                     if (apic) {\
208d3e9db93Sbellard                         code;\
209d3e9db93Sbellard                     }\
210d3e9db93Sbellard                 }\
211d3e9db93Sbellard             }\
212d3e9db93Sbellard         }\
213d3e9db93Sbellard     }\
214d3e9db93Sbellard }
215d3e9db93Sbellard 
216d3e9db93Sbellard static void apic_bus_deliver(const uint32_t *deliver_bitmask,
2171f6f408cSJan Kiszka                              uint8_t delivery_mode, uint8_t vector_num,
218d592d303Sbellard                              uint8_t trigger_mode)
219d592d303Sbellard {
220dae01685SJan Kiszka     APICCommonState *apic_iter;
221d592d303Sbellard 
222d592d303Sbellard     switch (delivery_mode) {
223d592d303Sbellard         case APIC_DM_LOWPRI:
2248dd69b8fSbellard             /* XXX: search for focus processor, arbitration */
225d3e9db93Sbellard             {
226d3e9db93Sbellard                 int i, d;
227d3e9db93Sbellard                 d = -1;
228d3e9db93Sbellard                 for(i = 0; i < MAX_APIC_WORDS; i++) {
229d3e9db93Sbellard                     if (deliver_bitmask[i]) {
230edf9735eSMichael S. Tsirkin                         d = i * 32 + apic_ffs_bit(deliver_bitmask[i]);
2318dd69b8fSbellard                         break;
232d3e9db93Sbellard                     }
233d3e9db93Sbellard                 }
234d3e9db93Sbellard                 if (d >= 0) {
235d3e9db93Sbellard                     apic_iter = local_apics[d];
236d3e9db93Sbellard                     if (apic_iter) {
237d3e9db93Sbellard                         apic_set_irq(apic_iter, vector_num, trigger_mode);
238d3e9db93Sbellard                     }
239d3e9db93Sbellard                 }
240d3e9db93Sbellard             }
241d3e9db93Sbellard             return;
2428dd69b8fSbellard 
243d592d303Sbellard         case APIC_DM_FIXED:
244d592d303Sbellard             break;
245d592d303Sbellard 
246d592d303Sbellard         case APIC_DM_SMI:
247e2eb9d3eSaurel32             foreach_apic(apic_iter, deliver_bitmask,
248c3affe56SAndreas Färber                 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI)
24960671e58SAndreas Färber             );
250e2eb9d3eSaurel32             return;
251e2eb9d3eSaurel32 
252d592d303Sbellard         case APIC_DM_NMI:
253e2eb9d3eSaurel32             foreach_apic(apic_iter, deliver_bitmask,
254c3affe56SAndreas Färber                 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI)
25560671e58SAndreas Färber             );
256e2eb9d3eSaurel32             return;
257d592d303Sbellard 
258d592d303Sbellard         case APIC_DM_INIT:
259d592d303Sbellard             /* normal INIT IPI sent to processors */
260d3e9db93Sbellard             foreach_apic(apic_iter, deliver_bitmask,
261c3affe56SAndreas Färber                          cpu_interrupt(CPU(apic_iter->cpu),
26260671e58SAndreas Färber                                        CPU_INTERRUPT_INIT)
26360671e58SAndreas Färber             );
264d592d303Sbellard             return;
265d592d303Sbellard 
266d592d303Sbellard         case APIC_DM_EXTINT:
267b1fc0348Sbellard             /* handled in I/O APIC code */
268d592d303Sbellard             break;
269d592d303Sbellard 
270d592d303Sbellard         default:
271d592d303Sbellard             return;
272d592d303Sbellard     }
273d592d303Sbellard 
274d3e9db93Sbellard     foreach_apic(apic_iter, deliver_bitmask,
275d3e9db93Sbellard                  apic_set_irq(apic_iter, vector_num, trigger_mode) );
276d592d303Sbellard }
277574bbf7bSbellard 
2781f6f408cSJan Kiszka void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode,
2791f6f408cSJan Kiszka                       uint8_t vector_num, uint8_t trigger_mode)
280610626afSaliguori {
281610626afSaliguori     uint32_t deliver_bitmask[MAX_APIC_WORDS];
282610626afSaliguori 
283d8023f31SBlue Swirl     trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num,
2841f6f408cSJan Kiszka                            trigger_mode);
285d8023f31SBlue Swirl 
286610626afSaliguori     apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
2871f6f408cSJan Kiszka     apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
288610626afSaliguori }
289610626afSaliguori 
290dae01685SJan Kiszka static void apic_set_base(APICCommonState *s, uint64_t val)
291574bbf7bSbellard {
292574bbf7bSbellard     s->apicbase = (val & 0xfffff000) |
293574bbf7bSbellard         (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
294574bbf7bSbellard     /* if disabled, cannot be enabled again */
295574bbf7bSbellard     if (!(val & MSR_IA32_APICBASE_ENABLE)) {
296574bbf7bSbellard         s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
29760671e58SAndreas Färber         cpu_clear_apic_feature(&s->cpu->env);
298574bbf7bSbellard         s->spurious_vec &= ~APIC_SV_ENABLE;
299574bbf7bSbellard     }
300574bbf7bSbellard }
301574bbf7bSbellard 
302dae01685SJan Kiszka static void apic_set_tpr(APICCommonState *s, uint8_t val)
303574bbf7bSbellard {
304e5ad936bSJan Kiszka     /* Updates from cr8 are ignored while the VAPIC is active */
305e5ad936bSJan Kiszka     if (!s->vapic_paddr) {
306e5ad936bSJan Kiszka         s->tpr = val << 4;
307d592d303Sbellard         apic_update_irq(s);
3089230e66eSbellard     }
309e5ad936bSJan Kiszka }
3109230e66eSbellard 
3112cb9f06eSSergio Andres Gomez Del Real int apic_get_highest_priority_irr(DeviceState *dev)
3122cb9f06eSSergio Andres Gomez Del Real {
3132cb9f06eSSergio Andres Gomez Del Real     APICCommonState *s;
3142cb9f06eSSergio Andres Gomez Del Real 
3152cb9f06eSSergio Andres Gomez Del Real     if (!dev) {
3162cb9f06eSSergio Andres Gomez Del Real         /* no interrupts */
3172cb9f06eSSergio Andres Gomez Del Real         return -1;
3182cb9f06eSSergio Andres Gomez Del Real     }
3192cb9f06eSSergio Andres Gomez Del Real     s = APIC_COMMON(dev);
3202cb9f06eSSergio Andres Gomez Del Real     return get_highest_priority_int(s->irr);
3212cb9f06eSSergio Andres Gomez Del Real }
3222cb9f06eSSergio Andres Gomez Del Real 
323e5ad936bSJan Kiszka static uint8_t apic_get_tpr(APICCommonState *s)
324d592d303Sbellard {
325e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
326e5ad936bSJan Kiszka     return s->tpr >> 4;
327d592d303Sbellard }
328d592d303Sbellard 
32982a5e042SPavel Butsykin int apic_get_ppr(APICCommonState *s)
330574bbf7bSbellard {
331574bbf7bSbellard     int tpr, isrv, ppr;
332574bbf7bSbellard 
333574bbf7bSbellard     tpr = (s->tpr >> 4);
334574bbf7bSbellard     isrv = get_highest_priority_int(s->isr);
335574bbf7bSbellard     if (isrv < 0)
336574bbf7bSbellard         isrv = 0;
337574bbf7bSbellard     isrv >>= 4;
338574bbf7bSbellard     if (tpr >= isrv)
339574bbf7bSbellard         ppr = s->tpr;
340574bbf7bSbellard     else
341574bbf7bSbellard         ppr = isrv << 4;
342574bbf7bSbellard     return ppr;
343574bbf7bSbellard }
344574bbf7bSbellard 
345dae01685SJan Kiszka static int apic_get_arb_pri(APICCommonState *s)
346d592d303Sbellard {
347d592d303Sbellard     /* XXX: arbitration */
348d592d303Sbellard     return 0;
349d592d303Sbellard }
350d592d303Sbellard 
3510fbfbb59SGleb Natapov 
3520fbfbb59SGleb Natapov /*
3530fbfbb59SGleb Natapov  * <0 - low prio interrupt,
3540fbfbb59SGleb Natapov  * 0  - no interrupt,
3550fbfbb59SGleb Natapov  * >0 - interrupt number
3560fbfbb59SGleb Natapov  */
357dae01685SJan Kiszka static int apic_irq_pending(APICCommonState *s)
3580fbfbb59SGleb Natapov {
3590fbfbb59SGleb Natapov     int irrv, ppr;
36060e68042SPaolo Bonzini 
36160e68042SPaolo Bonzini     if (!(s->spurious_vec & APIC_SV_ENABLE)) {
36260e68042SPaolo Bonzini         return 0;
36360e68042SPaolo Bonzini     }
36460e68042SPaolo Bonzini 
3650fbfbb59SGleb Natapov     irrv = get_highest_priority_int(s->irr);
3660fbfbb59SGleb Natapov     if (irrv < 0) {
3670fbfbb59SGleb Natapov         return 0;
3680fbfbb59SGleb Natapov     }
3690fbfbb59SGleb Natapov     ppr = apic_get_ppr(s);
3700fbfbb59SGleb Natapov     if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) {
3710fbfbb59SGleb Natapov         return -1;
3720fbfbb59SGleb Natapov     }
3730fbfbb59SGleb Natapov 
3740fbfbb59SGleb Natapov     return irrv;
3750fbfbb59SGleb Natapov }
3760fbfbb59SGleb Natapov 
377574bbf7bSbellard /* signal the CPU if an irq is pending */
378dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s)
379574bbf7bSbellard {
380c3affe56SAndreas Färber     CPUState *cpu;
381be9f8a08SZhu Guihua     DeviceState *dev = (DeviceState *)s;
38260e82579SAndreas Färber 
383c3affe56SAndreas Färber     cpu = CPU(s->cpu);
38460e82579SAndreas Färber     if (!qemu_cpu_is_self(cpu)) {
385c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_POLL);
3865d62c43aSJan Kiszka     } else if (apic_irq_pending(s) > 0) {
387c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_HARD);
388be9f8a08SZhu Guihua     } else if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) {
3898092cb71SPaolo Bonzini         cpu_reset_interrupt(cpu, CPU_INTERRUPT_HARD);
390574bbf7bSbellard     }
3910fbfbb59SGleb Natapov }
392574bbf7bSbellard 
393d3b0c9e9Sxiaoqiang zhao void apic_poll_irq(DeviceState *dev)
394e5ad936bSJan Kiszka {
395927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
396e5ad936bSJan Kiszka 
397e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
398e5ad936bSJan Kiszka     apic_update_irq(s);
399e5ad936bSJan Kiszka }
400e5ad936bSJan Kiszka 
401dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode)
402574bbf7bSbellard {
403edf9735eSMichael S. Tsirkin     apic_report_irq_delivered(!apic_get_bit(s->irr, vector_num));
40473822ec8Saliguori 
405edf9735eSMichael S. Tsirkin     apic_set_bit(s->irr, vector_num);
406574bbf7bSbellard     if (trigger_mode)
407edf9735eSMichael S. Tsirkin         apic_set_bit(s->tmr, vector_num);
408574bbf7bSbellard     else
409edf9735eSMichael S. Tsirkin         apic_reset_bit(s->tmr, vector_num);
410e5ad936bSJan Kiszka     if (s->vapic_paddr) {
411e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC);
412e5ad936bSJan Kiszka         /*
413e5ad936bSJan Kiszka          * The vcpu thread needs to see the new IRR before we pull its current
414e5ad936bSJan Kiszka          * TPR value. That way, if we miss a lowering of the TRP, the guest
415e5ad936bSJan Kiszka          * has the chance to notice the new IRR and poll for IRQs on its own.
416e5ad936bSJan Kiszka          */
417e5ad936bSJan Kiszka         smp_wmb();
418e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_FROM_VAPIC);
419e5ad936bSJan Kiszka     }
420574bbf7bSbellard     apic_update_irq(s);
421574bbf7bSbellard }
422574bbf7bSbellard 
423dae01685SJan Kiszka static void apic_eoi(APICCommonState *s)
424574bbf7bSbellard {
425574bbf7bSbellard     int isrv;
426574bbf7bSbellard     isrv = get_highest_priority_int(s->isr);
427574bbf7bSbellard     if (isrv < 0)
428574bbf7bSbellard         return;
429edf9735eSMichael S. Tsirkin     apic_reset_bit(s->isr, isrv);
430edf9735eSMichael S. Tsirkin     if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) {
4310280b571SJan Kiszka         ioapic_eoi_broadcast(isrv);
4320280b571SJan Kiszka     }
433e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC);
434574bbf7bSbellard     apic_update_irq(s);
435574bbf7bSbellard }
436574bbf7bSbellard 
437678e12ccSGleb Natapov static int apic_find_dest(uint8_t dest)
438678e12ccSGleb Natapov {
439dae01685SJan Kiszka     APICCommonState *apic = local_apics[dest];
440678e12ccSGleb Natapov     int i;
441678e12ccSGleb Natapov 
442678e12ccSGleb Natapov     if (apic && apic->id == dest)
4431dfe3282SIgor Mammedov         return dest;  /* shortcut in case apic->id == local_apics[dest]->id */
444678e12ccSGleb Natapov 
445678e12ccSGleb Natapov     for (i = 0; i < MAX_APICS; i++) {
446678e12ccSGleb Natapov         apic = local_apics[i];
447678e12ccSGleb Natapov         if (apic && apic->id == dest)
448678e12ccSGleb Natapov             return i;
449b538e53eSAlex Williamson         if (!apic)
450b538e53eSAlex Williamson             break;
451678e12ccSGleb Natapov     }
452678e12ccSGleb Natapov 
453678e12ccSGleb Natapov     return -1;
454678e12ccSGleb Natapov }
455678e12ccSGleb Natapov 
456d3e9db93Sbellard static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
457d3e9db93Sbellard                                       uint8_t dest, uint8_t dest_mode)
458d592d303Sbellard {
459dae01685SJan Kiszka     APICCommonState *apic_iter;
460d3e9db93Sbellard     int i;
461d592d303Sbellard 
462d592d303Sbellard     if (dest_mode == 0) {
463d3e9db93Sbellard         if (dest == 0xff) {
464d3e9db93Sbellard             memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
465d3e9db93Sbellard         } else {
466678e12ccSGleb Natapov             int idx = apic_find_dest(dest);
467d3e9db93Sbellard             memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
468678e12ccSGleb Natapov             if (idx >= 0)
469edf9735eSMichael S. Tsirkin                 apic_set_bit(deliver_bitmask, idx);
470d3e9db93Sbellard         }
471d592d303Sbellard     } else {
472d592d303Sbellard         /* XXX: cluster mode */
473d3e9db93Sbellard         memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
474d3e9db93Sbellard         for(i = 0; i < MAX_APICS; i++) {
475d3e9db93Sbellard             apic_iter = local_apics[i];
476d3e9db93Sbellard             if (apic_iter) {
477d3e9db93Sbellard                 if (apic_iter->dest_mode == 0xf) {
478d592d303Sbellard                     if (dest & apic_iter->log_dest)
479edf9735eSMichael S. Tsirkin                         apic_set_bit(deliver_bitmask, i);
480d3e9db93Sbellard                 } else if (apic_iter->dest_mode == 0x0) {
481d3e9db93Sbellard                     if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
482d3e9db93Sbellard                         (dest & apic_iter->log_dest & 0x0f)) {
483edf9735eSMichael S. Tsirkin                         apic_set_bit(deliver_bitmask, i);
484d592d303Sbellard                     }
485d592d303Sbellard                 }
486b538e53eSAlex Williamson             } else {
487b538e53eSAlex Williamson                 break;
488d3e9db93Sbellard             }
489d3e9db93Sbellard         }
490d3e9db93Sbellard     }
491d592d303Sbellard }
492d592d303Sbellard 
493dae01685SJan Kiszka static void apic_startup(APICCommonState *s, int vector_num)
494e0fd8781Sbellard {
495b09ea7d5SGleb Natapov     s->sipi_vector = vector_num;
496c3affe56SAndreas Färber     cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
497b09ea7d5SGleb Natapov }
498b09ea7d5SGleb Natapov 
499d3b0c9e9Sxiaoqiang zhao void apic_sipi(DeviceState *dev)
500b09ea7d5SGleb Natapov {
501927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
50292a16d7aSBlue Swirl 
503d8ed887bSAndreas Färber     cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
504b09ea7d5SGleb Natapov 
505b09ea7d5SGleb Natapov     if (!s->wait_for_sipi)
506e0fd8781Sbellard         return;
507e9f9d6b1SAndreas Färber     cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector);
508b09ea7d5SGleb Natapov     s->wait_for_sipi = 0;
509e0fd8781Sbellard }
510e0fd8781Sbellard 
511d3b0c9e9Sxiaoqiang zhao static void apic_deliver(DeviceState *dev, uint8_t dest, uint8_t dest_mode,
512d592d303Sbellard                          uint8_t delivery_mode, uint8_t vector_num,
5131f6f408cSJan Kiszka                          uint8_t trigger_mode)
514d592d303Sbellard {
515927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
516d3e9db93Sbellard     uint32_t deliver_bitmask[MAX_APIC_WORDS];
517d592d303Sbellard     int dest_shorthand = (s->icr[0] >> 18) & 3;
518dae01685SJan Kiszka     APICCommonState *apic_iter;
519d592d303Sbellard 
520e0fd8781Sbellard     switch (dest_shorthand) {
521e0fd8781Sbellard     case 0:
522d3e9db93Sbellard         apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
523e0fd8781Sbellard         break;
524e0fd8781Sbellard     case 1:
525d3e9db93Sbellard         memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
5261dfe3282SIgor Mammedov         apic_set_bit(deliver_bitmask, s->id);
527e0fd8781Sbellard         break;
528e0fd8781Sbellard     case 2:
529d3e9db93Sbellard         memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
530e0fd8781Sbellard         break;
531e0fd8781Sbellard     case 3:
532d3e9db93Sbellard         memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
5331dfe3282SIgor Mammedov         apic_reset_bit(deliver_bitmask, s->id);
534e0fd8781Sbellard         break;
535e0fd8781Sbellard     }
536e0fd8781Sbellard 
537d592d303Sbellard     switch (delivery_mode) {
538d592d303Sbellard         case APIC_DM_INIT:
539d592d303Sbellard             {
540d592d303Sbellard                 int trig_mode = (s->icr[0] >> 15) & 1;
541d592d303Sbellard                 int level = (s->icr[0] >> 14) & 1;
542d592d303Sbellard                 if (level == 0 && trig_mode == 1) {
543d3e9db93Sbellard                     foreach_apic(apic_iter, deliver_bitmask,
544d3e9db93Sbellard                                  apic_iter->arb_id = apic_iter->id );
545d592d303Sbellard                     return;
546d592d303Sbellard                 }
547d592d303Sbellard             }
548d592d303Sbellard             break;
549d592d303Sbellard 
550d592d303Sbellard         case APIC_DM_SIPI:
551d3e9db93Sbellard             foreach_apic(apic_iter, deliver_bitmask,
552d3e9db93Sbellard                          apic_startup(apic_iter, vector_num) );
553d592d303Sbellard             return;
554d592d303Sbellard     }
555d592d303Sbellard 
5561f6f408cSJan Kiszka     apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
557d592d303Sbellard }
558d592d303Sbellard 
559a94820ddSJan Kiszka static bool apic_check_pic(APICCommonState *s)
560a94820ddSJan Kiszka {
561be9f8a08SZhu Guihua     DeviceState *dev = (DeviceState *)s;
562be9f8a08SZhu Guihua 
563be9f8a08SZhu Guihua     if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) {
564a94820ddSJan Kiszka         return false;
565a94820ddSJan Kiszka     }
566be9f8a08SZhu Guihua     apic_deliver_pic_intr(dev, 1);
567a94820ddSJan Kiszka     return true;
568a94820ddSJan Kiszka }
569a94820ddSJan Kiszka 
570d3b0c9e9Sxiaoqiang zhao int apic_get_interrupt(DeviceState *dev)
571574bbf7bSbellard {
572927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
573574bbf7bSbellard     int intno;
574574bbf7bSbellard 
575574bbf7bSbellard     /* if the APIC is installed or enabled, we let the 8259 handle the
576574bbf7bSbellard        IRQs */
577574bbf7bSbellard     if (!s)
578574bbf7bSbellard         return -1;
579574bbf7bSbellard     if (!(s->spurious_vec & APIC_SV_ENABLE))
580574bbf7bSbellard         return -1;
581574bbf7bSbellard 
582e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
5830fbfbb59SGleb Natapov     intno = apic_irq_pending(s);
5840fbfbb59SGleb Natapov 
5855224c88dSPaolo Bonzini     /* if there is an interrupt from the 8259, let the caller handle
5865224c88dSPaolo Bonzini      * that first since ExtINT interrupts ignore the priority.
5875224c88dSPaolo Bonzini      */
5885224c88dSPaolo Bonzini     if (intno == 0 || apic_check_pic(s)) {
589e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
590574bbf7bSbellard         return -1;
5910fbfbb59SGleb Natapov     } else if (intno < 0) {
592e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
593d592d303Sbellard         return s->spurious_vec & 0xff;
5940fbfbb59SGleb Natapov     }
595edf9735eSMichael S. Tsirkin     apic_reset_bit(s->irr, intno);
596edf9735eSMichael S. Tsirkin     apic_set_bit(s->isr, intno);
597e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_TO_VAPIC);
5983db3659bSJan Kiszka 
599574bbf7bSbellard     apic_update_irq(s);
6003db3659bSJan Kiszka 
601574bbf7bSbellard     return intno;
602574bbf7bSbellard }
603574bbf7bSbellard 
604d3b0c9e9Sxiaoqiang zhao int apic_accept_pic_intr(DeviceState *dev)
6050e21e12bSths {
606927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
6070e21e12bSths     uint32_t lvt0;
6080e21e12bSths 
6090e21e12bSths     if (!s)
6100e21e12bSths         return -1;
6110e21e12bSths 
6120e21e12bSths     lvt0 = s->lvt[APIC_LVT_LINT0];
6130e21e12bSths 
614a5b38b51Saurel32     if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
615a5b38b51Saurel32         (lvt0 & APIC_LVT_MASKED) == 0)
61678cafff8SSergio Lopez         return isa_pic != NULL;
6170e21e12bSths 
6180e21e12bSths     return 0;
6190e21e12bSths }
6200e21e12bSths 
621dae01685SJan Kiszka static void apic_timer_update(APICCommonState *s, int64_t current_time)
622574bbf7bSbellard {
6237a380ca3SJan Kiszka     if (apic_next_timer(s, current_time)) {
624bc72ad67SAlex Bligh         timer_mod(s->timer, s->next_time);
625574bbf7bSbellard     } else {
626bc72ad67SAlex Bligh         timer_del(s->timer);
627574bbf7bSbellard     }
628574bbf7bSbellard }
629574bbf7bSbellard 
630574bbf7bSbellard static void apic_timer(void *opaque)
631574bbf7bSbellard {
632dae01685SJan Kiszka     APICCommonState *s = opaque;
633574bbf7bSbellard 
634cf6d64bfSBlue Swirl     apic_local_deliver(s, APIC_LVT_TIMER);
635574bbf7bSbellard     apic_timer_update(s, s->next_time);
636574bbf7bSbellard }
637574bbf7bSbellard 
63821f80e8fSPeter Maydell static uint64_t apic_mem_read(void *opaque, hwaddr addr, unsigned size)
639574bbf7bSbellard {
640d3b0c9e9Sxiaoqiang zhao     DeviceState *dev;
641dae01685SJan Kiszka     APICCommonState *s;
642574bbf7bSbellard     uint32_t val;
643574bbf7bSbellard     int index;
644574bbf7bSbellard 
64521f80e8fSPeter Maydell     if (size < 4) {
64621f80e8fSPeter Maydell         return 0;
64721f80e8fSPeter Maydell     }
64821f80e8fSPeter Maydell 
649d3b0c9e9Sxiaoqiang zhao     dev = cpu_get_current_apic();
650d3b0c9e9Sxiaoqiang zhao     if (!dev) {
651574bbf7bSbellard         return 0;
6520e26b7b8SBlue Swirl     }
653927d5a1dSWanpeng Li     s = APIC(dev);
654574bbf7bSbellard 
655574bbf7bSbellard     index = (addr >> 4) & 0xff;
656574bbf7bSbellard     switch(index) {
657574bbf7bSbellard     case 0x02: /* id */
658574bbf7bSbellard         val = s->id << 24;
659574bbf7bSbellard         break;
660574bbf7bSbellard     case 0x03: /* version */
661aa93200bSGabriel L. Somlo         val = s->version | ((APIC_LVT_NB - 1) << 16);
662574bbf7bSbellard         break;
663574bbf7bSbellard     case 0x08:
664e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_FROM_VAPIC);
665e5ad936bSJan Kiszka         if (apic_report_tpr_access) {
66660671e58SAndreas Färber             cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ);
667e5ad936bSJan Kiszka         }
668574bbf7bSbellard         val = s->tpr;
669574bbf7bSbellard         break;
670d592d303Sbellard     case 0x09:
671d592d303Sbellard         val = apic_get_arb_pri(s);
672d592d303Sbellard         break;
673574bbf7bSbellard     case 0x0a:
674574bbf7bSbellard         /* ppr */
675574bbf7bSbellard         val = apic_get_ppr(s);
676574bbf7bSbellard         break;
677b237db36Saurel32     case 0x0b:
678b237db36Saurel32         val = 0;
679b237db36Saurel32         break;
680d592d303Sbellard     case 0x0d:
681d592d303Sbellard         val = s->log_dest << 24;
682d592d303Sbellard         break;
683d592d303Sbellard     case 0x0e:
684d6c140a7SJan Kiszka         val = (s->dest_mode << 28) | 0xfffffff;
685d592d303Sbellard         break;
686574bbf7bSbellard     case 0x0f:
687574bbf7bSbellard         val = s->spurious_vec;
688574bbf7bSbellard         break;
689574bbf7bSbellard     case 0x10 ... 0x17:
690574bbf7bSbellard         val = s->isr[index & 7];
691574bbf7bSbellard         break;
692574bbf7bSbellard     case 0x18 ... 0x1f:
693574bbf7bSbellard         val = s->tmr[index & 7];
694574bbf7bSbellard         break;
695574bbf7bSbellard     case 0x20 ... 0x27:
696574bbf7bSbellard         val = s->irr[index & 7];
697574bbf7bSbellard         break;
698574bbf7bSbellard     case 0x28:
699574bbf7bSbellard         val = s->esr;
700574bbf7bSbellard         break;
701574bbf7bSbellard     case 0x30:
702574bbf7bSbellard     case 0x31:
703574bbf7bSbellard         val = s->icr[index & 1];
704574bbf7bSbellard         break;
705e0fd8781Sbellard     case 0x32 ... 0x37:
706e0fd8781Sbellard         val = s->lvt[index - 0x32];
707e0fd8781Sbellard         break;
708574bbf7bSbellard     case 0x38:
709574bbf7bSbellard         val = s->initial_count;
710574bbf7bSbellard         break;
711574bbf7bSbellard     case 0x39:
712574bbf7bSbellard         val = apic_get_current_count(s);
713574bbf7bSbellard         break;
714574bbf7bSbellard     case 0x3e:
715574bbf7bSbellard         val = s->divide_conf;
716574bbf7bSbellard         break;
717574bbf7bSbellard     default:
718a22bf99cSPavel Butsykin         s->esr |= APIC_ESR_ILLEGAL_ADDRESS;
719574bbf7bSbellard         val = 0;
720574bbf7bSbellard         break;
721574bbf7bSbellard     }
722d8023f31SBlue Swirl     trace_apic_mem_readl(addr, val);
723574bbf7bSbellard     return val;
724574bbf7bSbellard }
725574bbf7bSbellard 
726267ee357SRadim Krčmář static void apic_send_msi(MSIMessage *msi)
72754c96da7SMichael S. Tsirkin {
728267ee357SRadim Krčmář     uint64_t addr = msi->address;
729267ee357SRadim Krčmář     uint32_t data = msi->data;
73054c96da7SMichael S. Tsirkin     uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
73154c96da7SMichael S. Tsirkin     uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
73254c96da7SMichael S. Tsirkin     uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
73354c96da7SMichael S. Tsirkin     uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
73454c96da7SMichael S. Tsirkin     uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
73554c96da7SMichael S. Tsirkin     /* XXX: Ignore redirection hint. */
7361f6f408cSJan Kiszka     apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode);
73754c96da7SMichael S. Tsirkin }
73854c96da7SMichael S. Tsirkin 
73921f80e8fSPeter Maydell static void apic_mem_write(void *opaque, hwaddr addr, uint64_t val,
74021f80e8fSPeter Maydell                            unsigned size)
741574bbf7bSbellard {
742d3b0c9e9Sxiaoqiang zhao     DeviceState *dev;
743dae01685SJan Kiszka     APICCommonState *s;
74454c96da7SMichael S. Tsirkin     int index = (addr >> 4) & 0xff;
74521f80e8fSPeter Maydell 
74621f80e8fSPeter Maydell     if (size < 4) {
74721f80e8fSPeter Maydell         return;
74821f80e8fSPeter Maydell     }
74921f80e8fSPeter Maydell 
75054c96da7SMichael S. Tsirkin     if (addr > 0xfff || !index) {
75154c96da7SMichael S. Tsirkin         /* MSI and MMIO APIC are at the same memory location,
75254c96da7SMichael S. Tsirkin          * but actually not on the global bus: MSI is on PCI bus
75354c96da7SMichael S. Tsirkin          * APIC is connected directly to the CPU.
75454c96da7SMichael S. Tsirkin          * Mapping them on the global bus happens to work because
75554c96da7SMichael S. Tsirkin          * MSI registers are reserved in APIC MMIO and vice versa. */
756267ee357SRadim Krčmář         MSIMessage msi = { .address = addr, .data = val };
757267ee357SRadim Krčmář         apic_send_msi(&msi);
75854c96da7SMichael S. Tsirkin         return;
75954c96da7SMichael S. Tsirkin     }
760574bbf7bSbellard 
761d3b0c9e9Sxiaoqiang zhao     dev = cpu_get_current_apic();
762d3b0c9e9Sxiaoqiang zhao     if (!dev) {
763574bbf7bSbellard         return;
7640e26b7b8SBlue Swirl     }
765927d5a1dSWanpeng Li     s = APIC(dev);
766574bbf7bSbellard 
767d8023f31SBlue Swirl     trace_apic_mem_writel(addr, val);
768574bbf7bSbellard 
769574bbf7bSbellard     switch(index) {
770574bbf7bSbellard     case 0x02:
771574bbf7bSbellard         s->id = (val >> 24);
772574bbf7bSbellard         break;
773e0fd8781Sbellard     case 0x03:
774e0fd8781Sbellard         break;
775574bbf7bSbellard     case 0x08:
776e5ad936bSJan Kiszka         if (apic_report_tpr_access) {
77760671e58SAndreas Färber             cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE);
778e5ad936bSJan Kiszka         }
779574bbf7bSbellard         s->tpr = val;
780e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
781d592d303Sbellard         apic_update_irq(s);
782574bbf7bSbellard         break;
783e0fd8781Sbellard     case 0x09:
784e0fd8781Sbellard     case 0x0a:
785e0fd8781Sbellard         break;
786574bbf7bSbellard     case 0x0b: /* EOI */
787574bbf7bSbellard         apic_eoi(s);
788574bbf7bSbellard         break;
789d592d303Sbellard     case 0x0d:
790d592d303Sbellard         s->log_dest = val >> 24;
791d592d303Sbellard         break;
792d592d303Sbellard     case 0x0e:
793d592d303Sbellard         s->dest_mode = val >> 28;
794d592d303Sbellard         break;
795574bbf7bSbellard     case 0x0f:
796574bbf7bSbellard         s->spurious_vec = val & 0x1ff;
797d592d303Sbellard         apic_update_irq(s);
798574bbf7bSbellard         break;
799e0fd8781Sbellard     case 0x10 ... 0x17:
800e0fd8781Sbellard     case 0x18 ... 0x1f:
801e0fd8781Sbellard     case 0x20 ... 0x27:
802e0fd8781Sbellard     case 0x28:
803e0fd8781Sbellard         break;
804574bbf7bSbellard     case 0x30:
805d592d303Sbellard         s->icr[0] = val;
806d3b0c9e9Sxiaoqiang zhao         apic_deliver(dev, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
807d592d303Sbellard                      (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
8081f6f408cSJan Kiszka                      (s->icr[0] >> 15) & 1);
809d592d303Sbellard         break;
810574bbf7bSbellard     case 0x31:
811d592d303Sbellard         s->icr[1] = val;
812574bbf7bSbellard         break;
813574bbf7bSbellard     case 0x32 ... 0x37:
814574bbf7bSbellard         {
815574bbf7bSbellard             int n = index - 0x32;
816574bbf7bSbellard             s->lvt[n] = val;
817a94820ddSJan Kiszka             if (n == APIC_LVT_TIMER) {
818bc72ad67SAlex Bligh                 apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
819a94820ddSJan Kiszka             } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) {
820a94820ddSJan Kiszka                 apic_update_irq(s);
821a94820ddSJan Kiszka             }
822574bbf7bSbellard         }
823574bbf7bSbellard         break;
824574bbf7bSbellard     case 0x38:
825574bbf7bSbellard         s->initial_count = val;
826bc72ad67SAlex Bligh         s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
827574bbf7bSbellard         apic_timer_update(s, s->initial_count_load_time);
828574bbf7bSbellard         break;
829e0fd8781Sbellard     case 0x39:
830e0fd8781Sbellard         break;
831574bbf7bSbellard     case 0x3e:
832574bbf7bSbellard         {
833574bbf7bSbellard             int v;
834574bbf7bSbellard             s->divide_conf = val & 0xb;
835574bbf7bSbellard             v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
836574bbf7bSbellard             s->count_shift = (v + 1) & 7;
837574bbf7bSbellard         }
838574bbf7bSbellard         break;
839574bbf7bSbellard     default:
840a22bf99cSPavel Butsykin         s->esr |= APIC_ESR_ILLEGAL_ADDRESS;
841574bbf7bSbellard         break;
842574bbf7bSbellard     }
843574bbf7bSbellard }
844574bbf7bSbellard 
845e5ad936bSJan Kiszka static void apic_pre_save(APICCommonState *s)
846e5ad936bSJan Kiszka {
847e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
848e5ad936bSJan Kiszka }
849e5ad936bSJan Kiszka 
8507a380ca3SJan Kiszka static void apic_post_load(APICCommonState *s)
8517a380ca3SJan Kiszka {
8527a380ca3SJan Kiszka     if (s->timer_expiry != -1) {
853bc72ad67SAlex Bligh         timer_mod(s->timer, s->timer_expiry);
8547a380ca3SJan Kiszka     } else {
855bc72ad67SAlex Bligh         timer_del(s->timer);
8567a380ca3SJan Kiszka     }
8577a380ca3SJan Kiszka }
8587a380ca3SJan Kiszka 
859312b4234SAvi Kivity static const MemoryRegionOps apic_io_ops = {
86021f80e8fSPeter Maydell     .read = apic_mem_read,
86121f80e8fSPeter Maydell     .write = apic_mem_write,
86221f80e8fSPeter Maydell     .impl.min_access_size = 1,
86321f80e8fSPeter Maydell     .impl.max_access_size = 4,
86421f80e8fSPeter Maydell     .valid.min_access_size = 1,
86521f80e8fSPeter Maydell     .valid.max_access_size = 4,
866312b4234SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
867574bbf7bSbellard };
868574bbf7bSbellard 
869ff6986ceSxiaoqiang zhao static void apic_realize(DeviceState *dev, Error **errp)
8708546b099SBlue Swirl {
871927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
872889211b1SIgor Mammedov 
8731dfe3282SIgor Mammedov     if (s->id >= MAX_APICS) {
8741dfe3282SIgor Mammedov         error_setg(errp, "%s initialization failed. APIC ID %d is invalid",
8751dfe3282SIgor Mammedov                    object_get_typename(OBJECT(dev)), s->id);
876889211b1SIgor Mammedov         return;
877889211b1SIgor Mammedov     }
878ff6986ceSxiaoqiang zhao 
879*2c933ac6SPaolo Bonzini     if (kvm_enabled()) {
880*2c933ac6SPaolo Bonzini         warn_report("Userspace local APIC is deprecated for KVM.");
881*2c933ac6SPaolo Bonzini         warn_report("Do not use kernel-irqchip except for the -M isapc machine type.");
882*2c933ac6SPaolo Bonzini     }
883*2c933ac6SPaolo Bonzini 
8841437c94bSPaolo Bonzini     memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi",
885baaeda08SIgor Mammedov                           APIC_SPACE_SIZE);
8868546b099SBlue Swirl 
887bc72ad67SAlex Bligh     s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s);
8881dfe3282SIgor Mammedov     local_apics[s->id] = s;
88908a82ac0SJan Kiszka 
890226419d6SMichael S. Tsirkin     msi_nonbroken = true;
8918546b099SBlue Swirl }
8928546b099SBlue Swirl 
893b69c3c21SMarkus Armbruster static void apic_unrealize(DeviceState *dev)
8949c156f9dSIgor Mammedov {
895927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
8969c156f9dSIgor Mammedov 
8979c156f9dSIgor Mammedov     timer_free(s->timer);
8989c156f9dSIgor Mammedov     local_apics[s->id] = NULL;
8999c156f9dSIgor Mammedov }
9009c156f9dSIgor Mammedov 
901999e12bbSAnthony Liguori static void apic_class_init(ObjectClass *klass, void *data)
902999e12bbSAnthony Liguori {
903999e12bbSAnthony Liguori     APICCommonClass *k = APIC_COMMON_CLASS(klass);
904999e12bbSAnthony Liguori 
905ff6986ceSxiaoqiang zhao     k->realize = apic_realize;
9069c156f9dSIgor Mammedov     k->unrealize = apic_unrealize;
907999e12bbSAnthony Liguori     k->set_base = apic_set_base;
908999e12bbSAnthony Liguori     k->set_tpr = apic_set_tpr;
909e5ad936bSJan Kiszka     k->get_tpr = apic_get_tpr;
910e5ad936bSJan Kiszka     k->vapic_base_update = apic_vapic_base_update;
911999e12bbSAnthony Liguori     k->external_nmi = apic_external_nmi;
912e5ad936bSJan Kiszka     k->pre_save = apic_pre_save;
913999e12bbSAnthony Liguori     k->post_load = apic_post_load;
914267ee357SRadim Krčmář     k->send_msi = apic_send_msi;
915999e12bbSAnthony Liguori }
916999e12bbSAnthony Liguori 
9178c43a6f0SAndreas Färber static const TypeInfo apic_info = {
918927d5a1dSWanpeng Li     .name          = TYPE_APIC,
91939bffca2SAnthony Liguori     .instance_size = sizeof(APICCommonState),
92039bffca2SAnthony Liguori     .parent        = TYPE_APIC_COMMON,
921999e12bbSAnthony Liguori     .class_init    = apic_class_init,
9228546b099SBlue Swirl };
9238546b099SBlue Swirl 
92483f7d43aSAndreas Färber static void apic_register_types(void)
9258546b099SBlue Swirl {
92639bffca2SAnthony Liguori     type_register_static(&apic_info);
9278546b099SBlue Swirl }
9288546b099SBlue Swirl 
92983f7d43aSAndreas Färber type_init(apic_register_types)
930