1c3931ee8Sliguang /* 2c3931ee8Sliguang * Allwinner A10 interrupt controller device emulation 3c3931ee8Sliguang * 4c3931ee8Sliguang * Copyright (C) 2013 Li Guang 5c3931ee8Sliguang * Written by Li Guang <lig.fnst@cn.fujitsu.com> 6c3931ee8Sliguang * 7c3931ee8Sliguang * This program is free software; you can redistribute it and/or modify it 8c3931ee8Sliguang * under the terms of the GNU General Public License as published by the 9c3931ee8Sliguang * Free Software Foundation; either version 2 of the License, or 10c3931ee8Sliguang * (at your option) any later version. 11c3931ee8Sliguang * 12c3931ee8Sliguang * This program is distributed in the hope that it will be useful, but WITHOUT 13c3931ee8Sliguang * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14c3931ee8Sliguang * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15c3931ee8Sliguang * for more details. 16c3931ee8Sliguang */ 17c3931ee8Sliguang 188ef94f0bSPeter Maydell #include "qemu/osdep.h" 19c3931ee8Sliguang #include "hw/sysbus.h" 20c3931ee8Sliguang #include "sysemu/sysemu.h" 21c3931ee8Sliguang #include "hw/intc/allwinner-a10-pic.h" 2203dd024fSPaolo Bonzini #include "qemu/log.h" 23*0b8fa32fSMarkus Armbruster #include "qemu/module.h" 24c3931ee8Sliguang 25c3931ee8Sliguang static void aw_a10_pic_update(AwA10PICState *s) 26c3931ee8Sliguang { 27c3931ee8Sliguang uint8_t i; 28bd2a8884SStefan Hajnoczi int irq = 0, fiq = 0, zeroes; 291c70aa62SBeniamino Galvani 301c70aa62SBeniamino Galvani s->vector = 0; 31c3931ee8Sliguang 32c3931ee8Sliguang for (i = 0; i < AW_A10_PIC_REG_NUM; i++) { 33c3931ee8Sliguang irq |= s->irq_pending[i] & ~s->mask[i]; 34c3931ee8Sliguang fiq |= s->select[i] & s->irq_pending[i] & ~s->mask[i]; 351c70aa62SBeniamino Galvani 361c70aa62SBeniamino Galvani if (!s->vector) { 37bd2a8884SStefan Hajnoczi zeroes = ctz32(s->irq_pending[i] & ~s->mask[i]); 38bd2a8884SStefan Hajnoczi if (zeroes != 32) { 39bd2a8884SStefan Hajnoczi s->vector = (i * 32 + zeroes) * 4; 401c70aa62SBeniamino Galvani } 411c70aa62SBeniamino Galvani } 42c3931ee8Sliguang } 43c3931ee8Sliguang 44c3931ee8Sliguang qemu_set_irq(s->parent_irq, !!irq); 45c3931ee8Sliguang qemu_set_irq(s->parent_fiq, !!fiq); 46c3931ee8Sliguang } 47c3931ee8Sliguang 48c3931ee8Sliguang static void aw_a10_pic_set_irq(void *opaque, int irq, int level) 49c3931ee8Sliguang { 50c3931ee8Sliguang AwA10PICState *s = opaque; 51c3931ee8Sliguang 52c3931ee8Sliguang if (level) { 53c3931ee8Sliguang set_bit(irq % 32, (void *)&s->irq_pending[irq / 32]); 542237094dSBeniamino Galvani } else { 552237094dSBeniamino Galvani clear_bit(irq % 32, (void *)&s->irq_pending[irq / 32]); 56c3931ee8Sliguang } 57c3931ee8Sliguang aw_a10_pic_update(s); 58c3931ee8Sliguang } 59c3931ee8Sliguang 60c3931ee8Sliguang static uint64_t aw_a10_pic_read(void *opaque, hwaddr offset, unsigned size) 61c3931ee8Sliguang { 62c3931ee8Sliguang AwA10PICState *s = opaque; 63c3931ee8Sliguang uint8_t index = (offset & 0xc) / 4; 64c3931ee8Sliguang 65c3931ee8Sliguang switch (offset) { 66c3931ee8Sliguang case AW_A10_PIC_VECTOR: 67c3931ee8Sliguang return s->vector; 68c3931ee8Sliguang case AW_A10_PIC_BASE_ADDR: 69c3931ee8Sliguang return s->base_addr; 70c3931ee8Sliguang case AW_A10_PIC_PROTECT: 71c3931ee8Sliguang return s->protect; 72c3931ee8Sliguang case AW_A10_PIC_NMI: 73c3931ee8Sliguang return s->nmi; 74c3931ee8Sliguang case AW_A10_PIC_IRQ_PENDING ... AW_A10_PIC_IRQ_PENDING + 8: 75c3931ee8Sliguang return s->irq_pending[index]; 76c3931ee8Sliguang case AW_A10_PIC_FIQ_PENDING ... AW_A10_PIC_FIQ_PENDING + 8: 77c3931ee8Sliguang return s->fiq_pending[index]; 78c3931ee8Sliguang case AW_A10_PIC_SELECT ... AW_A10_PIC_SELECT + 8: 79c3931ee8Sliguang return s->select[index]; 80c3931ee8Sliguang case AW_A10_PIC_ENABLE ... AW_A10_PIC_ENABLE + 8: 81c3931ee8Sliguang return s->enable[index]; 82c3931ee8Sliguang case AW_A10_PIC_MASK ... AW_A10_PIC_MASK + 8: 83c3931ee8Sliguang return s->mask[index]; 84c3931ee8Sliguang default: 85c3931ee8Sliguang qemu_log_mask(LOG_GUEST_ERROR, 86c3931ee8Sliguang "%s: Bad offset 0x%x\n", __func__, (int)offset); 87c3931ee8Sliguang break; 88c3931ee8Sliguang } 89c3931ee8Sliguang 90c3931ee8Sliguang return 0; 91c3931ee8Sliguang } 92c3931ee8Sliguang 93c3931ee8Sliguang static void aw_a10_pic_write(void *opaque, hwaddr offset, uint64_t value, 94c3931ee8Sliguang unsigned size) 95c3931ee8Sliguang { 96c3931ee8Sliguang AwA10PICState *s = opaque; 97c3931ee8Sliguang uint8_t index = (offset & 0xc) / 4; 98c3931ee8Sliguang 99c3931ee8Sliguang switch (offset) { 100c3931ee8Sliguang case AW_A10_PIC_BASE_ADDR: 101c3931ee8Sliguang s->base_addr = value & ~0x3; 102654039b4SPeter Maydell break; 103c3931ee8Sliguang case AW_A10_PIC_PROTECT: 104c3931ee8Sliguang s->protect = value; 105c3931ee8Sliguang break; 106c3931ee8Sliguang case AW_A10_PIC_NMI: 107c3931ee8Sliguang s->nmi = value; 108c3931ee8Sliguang break; 109c3931ee8Sliguang case AW_A10_PIC_IRQ_PENDING ... AW_A10_PIC_IRQ_PENDING + 8: 1102237094dSBeniamino Galvani /* 1112237094dSBeniamino Galvani * The register is read-only; nevertheless, Linux (including 1122237094dSBeniamino Galvani * the version originally shipped by Allwinner) pretends to 1132237094dSBeniamino Galvani * write to the register. Just ignore it. 1142237094dSBeniamino Galvani */ 115c3931ee8Sliguang break; 116c3931ee8Sliguang case AW_A10_PIC_FIQ_PENDING ... AW_A10_PIC_FIQ_PENDING + 8: 117c3931ee8Sliguang s->fiq_pending[index] &= ~value; 118c3931ee8Sliguang break; 119c3931ee8Sliguang case AW_A10_PIC_SELECT ... AW_A10_PIC_SELECT + 8: 120c3931ee8Sliguang s->select[index] = value; 121c3931ee8Sliguang break; 122c3931ee8Sliguang case AW_A10_PIC_ENABLE ... AW_A10_PIC_ENABLE + 8: 123c3931ee8Sliguang s->enable[index] = value; 124c3931ee8Sliguang break; 125c3931ee8Sliguang case AW_A10_PIC_MASK ... AW_A10_PIC_MASK + 8: 126c3931ee8Sliguang s->mask[index] = value; 127c3931ee8Sliguang break; 128c3931ee8Sliguang default: 129c3931ee8Sliguang qemu_log_mask(LOG_GUEST_ERROR, 130c3931ee8Sliguang "%s: Bad offset 0x%x\n", __func__, (int)offset); 131c3931ee8Sliguang break; 132c3931ee8Sliguang } 133c3931ee8Sliguang 134c3931ee8Sliguang aw_a10_pic_update(s); 135c3931ee8Sliguang } 136c3931ee8Sliguang 137c3931ee8Sliguang static const MemoryRegionOps aw_a10_pic_ops = { 138c3931ee8Sliguang .read = aw_a10_pic_read, 139c3931ee8Sliguang .write = aw_a10_pic_write, 140c3931ee8Sliguang .endianness = DEVICE_NATIVE_ENDIAN, 141c3931ee8Sliguang }; 142c3931ee8Sliguang 143c3931ee8Sliguang static const VMStateDescription vmstate_aw_a10_pic = { 144c3931ee8Sliguang .name = "a10.pic", 145c3931ee8Sliguang .version_id = 1, 146c3931ee8Sliguang .minimum_version_id = 1, 147c3931ee8Sliguang .fields = (VMStateField[]) { 148c3931ee8Sliguang VMSTATE_UINT32(vector, AwA10PICState), 149c3931ee8Sliguang VMSTATE_UINT32(base_addr, AwA10PICState), 150c3931ee8Sliguang VMSTATE_UINT32(protect, AwA10PICState), 151c3931ee8Sliguang VMSTATE_UINT32(nmi, AwA10PICState), 152c3931ee8Sliguang VMSTATE_UINT32_ARRAY(irq_pending, AwA10PICState, AW_A10_PIC_REG_NUM), 153c3931ee8Sliguang VMSTATE_UINT32_ARRAY(fiq_pending, AwA10PICState, AW_A10_PIC_REG_NUM), 154c3931ee8Sliguang VMSTATE_UINT32_ARRAY(enable, AwA10PICState, AW_A10_PIC_REG_NUM), 155c3931ee8Sliguang VMSTATE_UINT32_ARRAY(select, AwA10PICState, AW_A10_PIC_REG_NUM), 156c3931ee8Sliguang VMSTATE_UINT32_ARRAY(mask, AwA10PICState, AW_A10_PIC_REG_NUM), 157c3931ee8Sliguang VMSTATE_END_OF_LIST() 158c3931ee8Sliguang } 159c3931ee8Sliguang }; 160c3931ee8Sliguang 161c3931ee8Sliguang static void aw_a10_pic_init(Object *obj) 162c3931ee8Sliguang { 163c3931ee8Sliguang AwA10PICState *s = AW_A10_PIC(obj); 164c3931ee8Sliguang SysBusDevice *dev = SYS_BUS_DEVICE(obj); 165c3931ee8Sliguang 166c3931ee8Sliguang qdev_init_gpio_in(DEVICE(dev), aw_a10_pic_set_irq, AW_A10_PIC_INT_NR); 167c3931ee8Sliguang sysbus_init_irq(dev, &s->parent_irq); 168c3931ee8Sliguang sysbus_init_irq(dev, &s->parent_fiq); 169c3931ee8Sliguang memory_region_init_io(&s->iomem, OBJECT(s), &aw_a10_pic_ops, s, 170c3931ee8Sliguang TYPE_AW_A10_PIC, 0x400); 171c3931ee8Sliguang sysbus_init_mmio(dev, &s->iomem); 172c3931ee8Sliguang } 173c3931ee8Sliguang 174c3931ee8Sliguang static void aw_a10_pic_reset(DeviceState *d) 175c3931ee8Sliguang { 176c3931ee8Sliguang AwA10PICState *s = AW_A10_PIC(d); 177c3931ee8Sliguang uint8_t i; 178c3931ee8Sliguang 179c3931ee8Sliguang s->base_addr = 0; 180c3931ee8Sliguang s->protect = 0; 181c3931ee8Sliguang s->nmi = 0; 182c3931ee8Sliguang s->vector = 0; 183c3931ee8Sliguang for (i = 0; i < AW_A10_PIC_REG_NUM; i++) { 184c3931ee8Sliguang s->irq_pending[i] = 0; 185c3931ee8Sliguang s->fiq_pending[i] = 0; 186c3931ee8Sliguang s->select[i] = 0; 187c3931ee8Sliguang s->enable[i] = 0; 188c3931ee8Sliguang s->mask[i] = 0; 189c3931ee8Sliguang } 190c3931ee8Sliguang } 191c3931ee8Sliguang 192c3931ee8Sliguang static void aw_a10_pic_class_init(ObjectClass *klass, void *data) 193c3931ee8Sliguang { 194c3931ee8Sliguang DeviceClass *dc = DEVICE_CLASS(klass); 195c3931ee8Sliguang 196c3931ee8Sliguang dc->reset = aw_a10_pic_reset; 197c3931ee8Sliguang dc->desc = "allwinner a10 pic"; 198c3931ee8Sliguang dc->vmsd = &vmstate_aw_a10_pic; 199c3931ee8Sliguang } 200c3931ee8Sliguang 201c3931ee8Sliguang static const TypeInfo aw_a10_pic_info = { 202c3931ee8Sliguang .name = TYPE_AW_A10_PIC, 203c3931ee8Sliguang .parent = TYPE_SYS_BUS_DEVICE, 204c3931ee8Sliguang .instance_size = sizeof(AwA10PICState), 205c3931ee8Sliguang .instance_init = aw_a10_pic_init, 206c3931ee8Sliguang .class_init = aw_a10_pic_class_init, 207c3931ee8Sliguang }; 208c3931ee8Sliguang 209c3931ee8Sliguang static void aw_a10_register_types(void) 210c3931ee8Sliguang { 211c3931ee8Sliguang type_register_static(&aw_a10_pic_info); 212c3931ee8Sliguang } 213c3931ee8Sliguang 214c3931ee8Sliguang type_init(aw_a10_register_types); 215