180cabfadSbellard /* 280cabfadSbellard * QEMU PC keyboard emulation 380cabfadSbellard * 480cabfadSbellard * Copyright (c) 2003 Fabrice Bellard 580cabfadSbellard * 680cabfadSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 780cabfadSbellard * of this software and associated documentation files (the "Software"), to deal 880cabfadSbellard * in the Software without restriction, including without limitation the rights 980cabfadSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1080cabfadSbellard * copies of the Software, and to permit persons to whom the Software is 1180cabfadSbellard * furnished to do so, subject to the following conditions: 1280cabfadSbellard * 1380cabfadSbellard * The above copyright notice and this permission notice shall be included in 1480cabfadSbellard * all copies or substantial portions of the Software. 1580cabfadSbellard * 1680cabfadSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1780cabfadSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1880cabfadSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1980cabfadSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2080cabfadSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2180cabfadSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2280cabfadSbellard * THE SOFTWARE. 2380cabfadSbellard */ 2471e8a915SMarkus Armbruster 250430891cSPeter Maydell #include "qemu/osdep.h" 26c2e846bbSPhilippe Mathieu-Daudé #include "qemu/log.h" 270d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 29*df0f3d13SGerd Hoffmann #include "hw/acpi/aml-build.h" 300d09e41aSPaolo Bonzini #include "hw/input/ps2.h" 3164552b6bSMarkus Armbruster #include "hw/irq.h" 3247973a2dSPhilippe Mathieu-Daudé #include "hw/input/i8042.h" 3371e8a915SMarkus Armbruster #include "sysemu/reset.h" 3454d31236SMarkus Armbruster #include "sysemu/runstate.h" 3580cabfadSbellard 3665b182c3SDr. David Alan Gilbert #include "trace.h" 3780cabfadSbellard 3880cabfadSbellard /* Keyboard Controller Commands */ 3980cabfadSbellard #define KBD_CCMD_READ_MODE 0x20 /* Read mode bits */ 4080cabfadSbellard #define KBD_CCMD_WRITE_MODE 0x60 /* Write mode bits */ 4180cabfadSbellard #define KBD_CCMD_GET_VERSION 0xA1 /* Get controller version */ 4280cabfadSbellard #define KBD_CCMD_MOUSE_DISABLE 0xA7 /* Disable mouse interface */ 4380cabfadSbellard #define KBD_CCMD_MOUSE_ENABLE 0xA8 /* Enable mouse interface */ 4480cabfadSbellard #define KBD_CCMD_TEST_MOUSE 0xA9 /* Mouse interface test */ 4580cabfadSbellard #define KBD_CCMD_SELF_TEST 0xAA /* Controller self test */ 4680cabfadSbellard #define KBD_CCMD_KBD_TEST 0xAB /* Keyboard interface test */ 4780cabfadSbellard #define KBD_CCMD_KBD_DISABLE 0xAD /* Keyboard interface disable */ 4880cabfadSbellard #define KBD_CCMD_KBD_ENABLE 0xAE /* Keyboard interface enable */ 4980cabfadSbellard #define KBD_CCMD_READ_INPORT 0xC0 /* read input port */ 5080cabfadSbellard #define KBD_CCMD_READ_OUTPORT 0xD0 /* read output port */ 5180cabfadSbellard #define KBD_CCMD_WRITE_OUTPORT 0xD1 /* write output port */ 5280cabfadSbellard #define KBD_CCMD_WRITE_OBUF 0xD2 5380cabfadSbellard #define KBD_CCMD_WRITE_AUX_OBUF 0xD3 /* Write to output buffer as if 5480cabfadSbellard initiated by the auxiliary device */ 5580cabfadSbellard #define KBD_CCMD_WRITE_MOUSE 0xD4 /* Write the following byte to the mouse */ 5680cabfadSbellard #define KBD_CCMD_DISABLE_A20 0xDD /* HP vectra only ? */ 5780cabfadSbellard #define KBD_CCMD_ENABLE_A20 0xDF /* HP vectra only ? */ 585ccaa4ceSBernhard Kohl #define KBD_CCMD_PULSE_BITS_3_0 0xF0 /* Pulse bits 3-0 of the output port P2. */ 595ccaa4ceSBernhard Kohl #define KBD_CCMD_RESET 0xFE /* Pulse bit 0 of the output port P2 = CPU reset. */ 605ccaa4ceSBernhard Kohl #define KBD_CCMD_NO_OP 0xFF /* Pulse no bits of the output port P2. */ 6180cabfadSbellard 6280cabfadSbellard /* Keyboard Commands */ 6380cabfadSbellard #define KBD_CMD_SET_LEDS 0xED /* Set keyboard leds */ 6480cabfadSbellard #define KBD_CMD_ECHO 0xEE 6580cabfadSbellard #define KBD_CMD_GET_ID 0xF2 /* get keyboard ID */ 6680cabfadSbellard #define KBD_CMD_SET_RATE 0xF3 /* Set typematic rate */ 6780cabfadSbellard #define KBD_CMD_ENABLE 0xF4 /* Enable scanning */ 6880cabfadSbellard #define KBD_CMD_RESET_DISABLE 0xF5 /* reset and disable scanning */ 6980cabfadSbellard #define KBD_CMD_RESET_ENABLE 0xF6 /* reset and enable scanning */ 7080cabfadSbellard #define KBD_CMD_RESET 0xFF /* Reset */ 7180cabfadSbellard 7280cabfadSbellard /* Keyboard Replies */ 7380cabfadSbellard #define KBD_REPLY_POR 0xAA /* Power on reset */ 7480cabfadSbellard #define KBD_REPLY_ACK 0xFA /* Command ACK */ 7580cabfadSbellard #define KBD_REPLY_RESEND 0xFE /* Command NACK, send the cmd again */ 7680cabfadSbellard 7780cabfadSbellard /* Status Register Bits */ 7880cabfadSbellard #define KBD_STAT_OBF 0x01 /* Keyboard output buffer full */ 7980cabfadSbellard #define KBD_STAT_IBF 0x02 /* Keyboard input buffer full */ 8080cabfadSbellard #define KBD_STAT_SELFTEST 0x04 /* Self test successful */ 8180cabfadSbellard #define KBD_STAT_CMD 0x08 /* Last write was a command write (0=data) */ 8280cabfadSbellard #define KBD_STAT_UNLOCKED 0x10 /* Zero if keyboard locked */ 8380cabfadSbellard #define KBD_STAT_MOUSE_OBF 0x20 /* Mouse output buffer full */ 8480cabfadSbellard #define KBD_STAT_GTO 0x40 /* General receive/xmit timeout */ 8580cabfadSbellard #define KBD_STAT_PERR 0x80 /* Parity error */ 8680cabfadSbellard 8780cabfadSbellard /* Controller Mode Register Bits */ 8880cabfadSbellard #define KBD_MODE_KBD_INT 0x01 /* Keyboard data generate IRQ1 */ 8980cabfadSbellard #define KBD_MODE_MOUSE_INT 0x02 /* Mouse data generate IRQ12 */ 9080cabfadSbellard #define KBD_MODE_SYS 0x04 /* The system flag (?) */ 9180cabfadSbellard #define KBD_MODE_NO_KEYLOCK 0x08 /* The keylock doesn't affect the keyboard if set */ 9280cabfadSbellard #define KBD_MODE_DISABLE_KBD 0x10 /* Disable keyboard interface */ 9380cabfadSbellard #define KBD_MODE_DISABLE_MOUSE 0x20 /* Disable mouse interface */ 9480cabfadSbellard #define KBD_MODE_KCC 0x40 /* Scan code conversion to PC format */ 9580cabfadSbellard #define KBD_MODE_RFU 0x80 9680cabfadSbellard 97956a3e6bSBlue Swirl /* Output Port Bits */ 98956a3e6bSBlue Swirl #define KBD_OUT_RESET 0x01 /* 1=normal mode, 0=reset */ 99956a3e6bSBlue Swirl #define KBD_OUT_A20 0x02 /* x86 only */ 100956a3e6bSBlue Swirl #define KBD_OUT_OBF 0x10 /* Keyboard output buffer full */ 101956a3e6bSBlue Swirl #define KBD_OUT_MOUSE_OBF 0x20 /* Mouse output buffer full */ 102956a3e6bSBlue Swirl 103d13c0404SPaolo Bonzini /* OSes typically write 0xdd/0xdf to turn the A20 line off and on. 104d13c0404SPaolo Bonzini * We make the default value of the outport include these four bits, 105d13c0404SPaolo Bonzini * so that the subsection is rarely necessary. 106d13c0404SPaolo Bonzini */ 107d13c0404SPaolo Bonzini #define KBD_OUT_ONES 0xcc 108d13c0404SPaolo Bonzini 10980cabfadSbellard /* Mouse Commands */ 11080cabfadSbellard #define AUX_SET_SCALE11 0xE6 /* Set 1:1 scaling */ 11180cabfadSbellard #define AUX_SET_SCALE21 0xE7 /* Set 2:1 scaling */ 11280cabfadSbellard #define AUX_SET_RES 0xE8 /* Set resolution */ 11380cabfadSbellard #define AUX_GET_SCALE 0xE9 /* Get scaling factor */ 11480cabfadSbellard #define AUX_SET_STREAM 0xEA /* Set stream mode */ 11580cabfadSbellard #define AUX_POLL 0xEB /* Poll */ 11680cabfadSbellard #define AUX_RESET_WRAP 0xEC /* Reset wrap mode */ 11780cabfadSbellard #define AUX_SET_WRAP 0xEE /* Set wrap mode */ 11880cabfadSbellard #define AUX_SET_REMOTE 0xF0 /* Set remote mode */ 11980cabfadSbellard #define AUX_GET_TYPE 0xF2 /* Get type */ 12080cabfadSbellard #define AUX_SET_SAMPLE 0xF3 /* Set sample rate */ 12180cabfadSbellard #define AUX_ENABLE_DEV 0xF4 /* Enable aux device */ 12280cabfadSbellard #define AUX_DISABLE_DEV 0xF5 /* Disable aux device */ 12380cabfadSbellard #define AUX_SET_DEFAULT 0xF6 12480cabfadSbellard #define AUX_RESET 0xFF /* Reset aux device */ 12580cabfadSbellard #define AUX_ACK 0xFA /* Command byte ACK. */ 12680cabfadSbellard 12780cabfadSbellard #define MOUSE_STATUS_REMOTE 0x40 12880cabfadSbellard #define MOUSE_STATUS_ENABLED 0x20 12980cabfadSbellard #define MOUSE_STATUS_SCALE21 0x10 13080cabfadSbellard 131daa57963Sbellard #define KBD_PENDING_KBD 1 132daa57963Sbellard #define KBD_PENDING_AUX 2 13380cabfadSbellard 13480cabfadSbellard typedef struct KBDState { 13580cabfadSbellard uint8_t write_cmd; /* if non zero, write data to port 60 is expected */ 13680cabfadSbellard uint8_t status; 13780cabfadSbellard uint8_t mode; 138956a3e6bSBlue Swirl uint8_t outport; 139a28fe7e3SPavel Dovgalyuk bool outport_present; 140daa57963Sbellard /* Bitmask of devices with data available. */ 1417783e9f0Spbrook uint8_t pending; 142daa57963Sbellard void *kbd; 143daa57963Sbellard void *mouse; 144b7678d96Sths 145d537cf6cSpbrook qemu_irq irq_kbd; 146d537cf6cSpbrook qemu_irq irq_mouse; 1473115b9e2SEfimov Vasily qemu_irq a20_out; 148a8170e5eSAvi Kivity hwaddr mask; 14980cabfadSbellard } KBDState; 15080cabfadSbellard 15180cabfadSbellard /* update irq and KBD_STAT_[MOUSE_]OBF */ 15280cabfadSbellard /* XXX: not generating the irqs if KBD_MODE_DISABLE_KBD is set may be 15380cabfadSbellard incorrect, but it avoids having to simulate exact delays */ 15480cabfadSbellard static void kbd_update_irq(KBDState *s) 15580cabfadSbellard { 156b7678d96Sths int irq_kbd_level, irq_mouse_level; 15780cabfadSbellard 158b7678d96Sths irq_kbd_level = 0; 159b7678d96Sths irq_mouse_level = 0; 16080cabfadSbellard s->status &= ~(KBD_STAT_OBF | KBD_STAT_MOUSE_OBF); 161956a3e6bSBlue Swirl s->outport &= ~(KBD_OUT_OBF | KBD_OUT_MOUSE_OBF); 162daa57963Sbellard if (s->pending) { 16380cabfadSbellard s->status |= KBD_STAT_OBF; 164956a3e6bSBlue Swirl s->outport |= KBD_OUT_OBF; 165b92bb99bSths /* kbd data takes priority over aux data. */ 166daa57963Sbellard if (s->pending == KBD_PENDING_AUX) { 16780cabfadSbellard s->status |= KBD_STAT_MOUSE_OBF; 168956a3e6bSBlue Swirl s->outport |= KBD_OUT_MOUSE_OBF; 16980cabfadSbellard if (s->mode & KBD_MODE_MOUSE_INT) 170b7678d96Sths irq_mouse_level = 1; 17180cabfadSbellard } else { 17280cabfadSbellard if ((s->mode & KBD_MODE_KBD_INT) && 17380cabfadSbellard !(s->mode & KBD_MODE_DISABLE_KBD)) 174b7678d96Sths irq_kbd_level = 1; 17580cabfadSbellard } 17680cabfadSbellard } 177d537cf6cSpbrook qemu_set_irq(s->irq_kbd, irq_kbd_level); 178d537cf6cSpbrook qemu_set_irq(s->irq_mouse, irq_mouse_level); 17980cabfadSbellard } 18080cabfadSbellard 181daa57963Sbellard static void kbd_update_kbd_irq(void *opaque, int level) 18280cabfadSbellard { 183daa57963Sbellard KBDState *s = (KBDState *)opaque; 18480cabfadSbellard 185daa57963Sbellard if (level) 186daa57963Sbellard s->pending |= KBD_PENDING_KBD; 18780cabfadSbellard else 188daa57963Sbellard s->pending &= ~KBD_PENDING_KBD; 18980cabfadSbellard kbd_update_irq(s); 19080cabfadSbellard } 19180cabfadSbellard 192daa57963Sbellard static void kbd_update_aux_irq(void *opaque, int level) 19380cabfadSbellard { 194daa57963Sbellard KBDState *s = (KBDState *)opaque; 195daa57963Sbellard 196daa57963Sbellard if (level) 197daa57963Sbellard s->pending |= KBD_PENDING_AUX; 198daa57963Sbellard else 199daa57963Sbellard s->pending &= ~KBD_PENDING_AUX; 200daa57963Sbellard kbd_update_irq(s); 20180cabfadSbellard } 20280cabfadSbellard 203d540bfe0SAlexander Graf static uint64_t kbd_read_status(void *opaque, hwaddr addr, 204d540bfe0SAlexander Graf unsigned size) 20580cabfadSbellard { 206b41a2cd1Sbellard KBDState *s = opaque; 20780cabfadSbellard int val; 20880cabfadSbellard val = s->status; 20965b182c3SDr. David Alan Gilbert trace_pckbd_kbd_read_status(val); 21080cabfadSbellard return val; 21180cabfadSbellard } 21280cabfadSbellard 213daa57963Sbellard static void kbd_queue(KBDState *s, int b, int aux) 214daa57963Sbellard { 215daa57963Sbellard if (aux) 216daa57963Sbellard ps2_queue(s->mouse, b); 217daa57963Sbellard else 218daa57963Sbellard ps2_queue(s->kbd, b); 219daa57963Sbellard } 220daa57963Sbellard 2214b78a802SBlue Swirl static void outport_write(KBDState *s, uint32_t val) 222956a3e6bSBlue Swirl { 22365b182c3SDr. David Alan Gilbert trace_pckbd_outport_write(val); 224956a3e6bSBlue Swirl s->outport = val; 2253115b9e2SEfimov Vasily qemu_set_irq(s->a20_out, (val >> 1) & 1); 226956a3e6bSBlue Swirl if (!(val & 1)) { 227cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 228956a3e6bSBlue Swirl } 229956a3e6bSBlue Swirl } 230956a3e6bSBlue Swirl 231d540bfe0SAlexander Graf static void kbd_write_command(void *opaque, hwaddr addr, 232d540bfe0SAlexander Graf uint64_t val, unsigned size) 23380cabfadSbellard { 234b41a2cd1Sbellard KBDState *s = opaque; 23580cabfadSbellard 23665b182c3SDr. David Alan Gilbert trace_pckbd_kbd_write_command(val); 2375ccaa4ceSBernhard Kohl 2385ccaa4ceSBernhard Kohl /* Bits 3-0 of the output port P2 of the keyboard controller may be pulsed 2395ccaa4ceSBernhard Kohl * low for approximately 6 micro seconds. Bits 3-0 of the KBD_CCMD_PULSE 2405ccaa4ceSBernhard Kohl * command specify the output port bits to be pulsed. 2415ccaa4ceSBernhard Kohl * 0: Bit should be pulsed. 1: Bit should not be modified. 2425ccaa4ceSBernhard Kohl * The only useful version of this command is pulsing bit 0, 2435ccaa4ceSBernhard Kohl * which does a CPU reset. 2445ccaa4ceSBernhard Kohl */ 2455ccaa4ceSBernhard Kohl if((val & KBD_CCMD_PULSE_BITS_3_0) == KBD_CCMD_PULSE_BITS_3_0) { 2465ccaa4ceSBernhard Kohl if(!(val & 1)) 2475ccaa4ceSBernhard Kohl val = KBD_CCMD_RESET; 2485ccaa4ceSBernhard Kohl else 2495ccaa4ceSBernhard Kohl val = KBD_CCMD_NO_OP; 2505ccaa4ceSBernhard Kohl } 2515ccaa4ceSBernhard Kohl 25280cabfadSbellard switch(val) { 25380cabfadSbellard case KBD_CCMD_READ_MODE: 254889bec69Sbalrog kbd_queue(s, s->mode, 0); 25580cabfadSbellard break; 25680cabfadSbellard case KBD_CCMD_WRITE_MODE: 25780cabfadSbellard case KBD_CCMD_WRITE_OBUF: 25880cabfadSbellard case KBD_CCMD_WRITE_AUX_OBUF: 25980cabfadSbellard case KBD_CCMD_WRITE_MOUSE: 26080cabfadSbellard case KBD_CCMD_WRITE_OUTPORT: 26180cabfadSbellard s->write_cmd = val; 26280cabfadSbellard break; 26380cabfadSbellard case KBD_CCMD_MOUSE_DISABLE: 26480cabfadSbellard s->mode |= KBD_MODE_DISABLE_MOUSE; 26580cabfadSbellard break; 26680cabfadSbellard case KBD_CCMD_MOUSE_ENABLE: 26780cabfadSbellard s->mode &= ~KBD_MODE_DISABLE_MOUSE; 26880cabfadSbellard break; 26980cabfadSbellard case KBD_CCMD_TEST_MOUSE: 27080cabfadSbellard kbd_queue(s, 0x00, 0); 27180cabfadSbellard break; 27280cabfadSbellard case KBD_CCMD_SELF_TEST: 27380cabfadSbellard s->status |= KBD_STAT_SELFTEST; 27480cabfadSbellard kbd_queue(s, 0x55, 0); 27580cabfadSbellard break; 27680cabfadSbellard case KBD_CCMD_KBD_TEST: 27780cabfadSbellard kbd_queue(s, 0x00, 0); 27880cabfadSbellard break; 27980cabfadSbellard case KBD_CCMD_KBD_DISABLE: 28080cabfadSbellard s->mode |= KBD_MODE_DISABLE_KBD; 28180cabfadSbellard kbd_update_irq(s); 28280cabfadSbellard break; 28380cabfadSbellard case KBD_CCMD_KBD_ENABLE: 28480cabfadSbellard s->mode &= ~KBD_MODE_DISABLE_KBD; 28580cabfadSbellard kbd_update_irq(s); 28680cabfadSbellard break; 28780cabfadSbellard case KBD_CCMD_READ_INPORT: 288f1b7e0e4SHervé Poussineau kbd_queue(s, 0x80, 0); 28980cabfadSbellard break; 29080cabfadSbellard case KBD_CCMD_READ_OUTPORT: 291956a3e6bSBlue Swirl kbd_queue(s, s->outport, 0); 29280cabfadSbellard break; 29380cabfadSbellard case KBD_CCMD_ENABLE_A20: 2943115b9e2SEfimov Vasily qemu_irq_raise(s->a20_out); 295956a3e6bSBlue Swirl s->outport |= KBD_OUT_A20; 29680cabfadSbellard break; 29780cabfadSbellard case KBD_CCMD_DISABLE_A20: 2983115b9e2SEfimov Vasily qemu_irq_lower(s->a20_out); 299956a3e6bSBlue Swirl s->outport &= ~KBD_OUT_A20; 30080cabfadSbellard break; 30180cabfadSbellard case KBD_CCMD_RESET: 302cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 30380cabfadSbellard break; 3045ccaa4ceSBernhard Kohl case KBD_CCMD_NO_OP: 3055ccaa4ceSBernhard Kohl /* ignore that */ 30680cabfadSbellard break; 30780cabfadSbellard default: 308c2e846bbSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, 309c2e846bbSPhilippe Mathieu-Daudé "unsupported keyboard cmd=0x%02" PRIx64 "\n", val); 31080cabfadSbellard break; 31180cabfadSbellard } 31280cabfadSbellard } 31380cabfadSbellard 314d540bfe0SAlexander Graf static uint64_t kbd_read_data(void *opaque, hwaddr addr, 315d540bfe0SAlexander Graf unsigned size) 31680cabfadSbellard { 317b41a2cd1Sbellard KBDState *s = opaque; 318e41c0f26Sbalrog uint32_t val; 31980cabfadSbellard 320daa57963Sbellard if (s->pending == KBD_PENDING_AUX) 321e41c0f26Sbalrog val = ps2_read_data(s->mouse); 322e41c0f26Sbalrog else 323e41c0f26Sbalrog val = ps2_read_data(s->kbd); 32480cabfadSbellard 32565b182c3SDr. David Alan Gilbert trace_pckbd_kbd_read_data(val); 326e41c0f26Sbalrog return val; 32780cabfadSbellard } 32880cabfadSbellard 329d540bfe0SAlexander Graf static void kbd_write_data(void *opaque, hwaddr addr, 330d540bfe0SAlexander Graf uint64_t val, unsigned size) 33180cabfadSbellard { 332b41a2cd1Sbellard KBDState *s = opaque; 33380cabfadSbellard 33465b182c3SDr. David Alan Gilbert trace_pckbd_kbd_write_data(val); 33580cabfadSbellard 33680cabfadSbellard switch(s->write_cmd) { 33780cabfadSbellard case 0: 338daa57963Sbellard ps2_write_keyboard(s->kbd, val); 33980cabfadSbellard break; 34080cabfadSbellard case KBD_CCMD_WRITE_MODE: 34180cabfadSbellard s->mode = val; 342f94f5d71Spbrook ps2_keyboard_set_translation(s->kbd, (s->mode & KBD_MODE_KCC) != 0); 343daa57963Sbellard /* ??? */ 34480cabfadSbellard kbd_update_irq(s); 34580cabfadSbellard break; 34680cabfadSbellard case KBD_CCMD_WRITE_OBUF: 34780cabfadSbellard kbd_queue(s, val, 0); 34880cabfadSbellard break; 34980cabfadSbellard case KBD_CCMD_WRITE_AUX_OBUF: 35080cabfadSbellard kbd_queue(s, val, 1); 35180cabfadSbellard break; 35280cabfadSbellard case KBD_CCMD_WRITE_OUTPORT: 3534b78a802SBlue Swirl outport_write(s, val); 35480cabfadSbellard break; 35580cabfadSbellard case KBD_CCMD_WRITE_MOUSE: 356daa57963Sbellard ps2_write_mouse(s->mouse, val); 35780cabfadSbellard break; 35880cabfadSbellard default: 35980cabfadSbellard break; 36080cabfadSbellard } 36180cabfadSbellard s->write_cmd = 0; 36280cabfadSbellard } 36380cabfadSbellard 364d7d02e3cSbellard static void kbd_reset(void *opaque) 36580cabfadSbellard { 366d7d02e3cSbellard KBDState *s = opaque; 36780cabfadSbellard 36880cabfadSbellard s->mode = KBD_MODE_KBD_INT | KBD_MODE_MOUSE_INT; 36980cabfadSbellard s->status = KBD_STAT_CMD | KBD_STAT_UNLOCKED; 370d13c0404SPaolo Bonzini s->outport = KBD_OUT_RESET | KBD_OUT_A20 | KBD_OUT_ONES; 371a28fe7e3SPavel Dovgalyuk s->outport_present = false; 372a28fe7e3SPavel Dovgalyuk } 373a28fe7e3SPavel Dovgalyuk 374a28fe7e3SPavel Dovgalyuk static uint8_t kbd_outport_default(KBDState *s) 375a28fe7e3SPavel Dovgalyuk { 376d13c0404SPaolo Bonzini return KBD_OUT_RESET | KBD_OUT_A20 | KBD_OUT_ONES 377a28fe7e3SPavel Dovgalyuk | (s->status & KBD_STAT_OBF ? KBD_OUT_OBF : 0) 378a28fe7e3SPavel Dovgalyuk | (s->status & KBD_STAT_MOUSE_OBF ? KBD_OUT_MOUSE_OBF : 0); 379a28fe7e3SPavel Dovgalyuk } 380a28fe7e3SPavel Dovgalyuk 381a28fe7e3SPavel Dovgalyuk static int kbd_outport_post_load(void *opaque, int version_id) 382a28fe7e3SPavel Dovgalyuk { 383a28fe7e3SPavel Dovgalyuk KBDState *s = opaque; 384a28fe7e3SPavel Dovgalyuk s->outport_present = true; 385a28fe7e3SPavel Dovgalyuk return 0; 386a28fe7e3SPavel Dovgalyuk } 387a28fe7e3SPavel Dovgalyuk 388a28fe7e3SPavel Dovgalyuk static bool kbd_outport_needed(void *opaque) 389a28fe7e3SPavel Dovgalyuk { 390a28fe7e3SPavel Dovgalyuk KBDState *s = opaque; 391a28fe7e3SPavel Dovgalyuk return s->outport != kbd_outport_default(s); 392a28fe7e3SPavel Dovgalyuk } 393a28fe7e3SPavel Dovgalyuk 3945cd8cadaSJuan Quintela static const VMStateDescription vmstate_kbd_outport = { 3955cd8cadaSJuan Quintela .name = "pckbd_outport", 3965cd8cadaSJuan Quintela .version_id = 1, 3975cd8cadaSJuan Quintela .minimum_version_id = 1, 3985cd8cadaSJuan Quintela .post_load = kbd_outport_post_load, 3995cd8cadaSJuan Quintela .needed = kbd_outport_needed, 4005cd8cadaSJuan Quintela .fields = (VMStateField[]) { 4015cd8cadaSJuan Quintela VMSTATE_UINT8(outport, KBDState), 4025cd8cadaSJuan Quintela VMSTATE_END_OF_LIST() 4035cd8cadaSJuan Quintela } 4045cd8cadaSJuan Quintela }; 4055cd8cadaSJuan Quintela 406a28fe7e3SPavel Dovgalyuk static int kbd_post_load(void *opaque, int version_id) 407a28fe7e3SPavel Dovgalyuk { 408a28fe7e3SPavel Dovgalyuk KBDState *s = opaque; 409a28fe7e3SPavel Dovgalyuk if (!s->outport_present) { 410a28fe7e3SPavel Dovgalyuk s->outport = kbd_outport_default(s); 411a28fe7e3SPavel Dovgalyuk } 412a28fe7e3SPavel Dovgalyuk s->outport_present = false; 413a28fe7e3SPavel Dovgalyuk return 0; 41480cabfadSbellard } 41580cabfadSbellard 4163c619b59SJuan Quintela static const VMStateDescription vmstate_kbd = { 4173c619b59SJuan Quintela .name = "pckbd", 4183c619b59SJuan Quintela .version_id = 3, 4193c619b59SJuan Quintela .minimum_version_id = 3, 420a28fe7e3SPavel Dovgalyuk .post_load = kbd_post_load, 4213c619b59SJuan Quintela .fields = (VMStateField[]) { 4223c619b59SJuan Quintela VMSTATE_UINT8(write_cmd, KBDState), 4233c619b59SJuan Quintela VMSTATE_UINT8(status, KBDState), 4243c619b59SJuan Quintela VMSTATE_UINT8(mode, KBDState), 4253c619b59SJuan Quintela VMSTATE_UINT8(pending, KBDState), 4263c619b59SJuan Quintela VMSTATE_END_OF_LIST() 427a28fe7e3SPavel Dovgalyuk }, 4285cd8cadaSJuan Quintela .subsections = (const VMStateDescription*[]) { 4295cd8cadaSJuan Quintela &vmstate_kbd_outport, 4305cd8cadaSJuan Quintela NULL 431675376f2Sbellard } 4323c619b59SJuan Quintela }; 433675376f2Sbellard 434b92bb99bSths /* Memory mapped interface */ 4355876503cSPeter Maydell static uint64_t kbd_mm_readfn(void *opaque, hwaddr addr, unsigned size) 436b92bb99bSths { 437b92bb99bSths KBDState *s = opaque; 438b92bb99bSths 4394efbe58fSaurel32 if (addr & s->mask) 440d540bfe0SAlexander Graf return kbd_read_status(s, 0, 1) & 0xff; 4414efbe58fSaurel32 else 442d540bfe0SAlexander Graf return kbd_read_data(s, 0, 1) & 0xff; 443b92bb99bSths } 444b92bb99bSths 4455876503cSPeter Maydell static void kbd_mm_writefn(void *opaque, hwaddr addr, 4465876503cSPeter Maydell uint64_t value, unsigned size) 447b92bb99bSths { 448b92bb99bSths KBDState *s = opaque; 449b92bb99bSths 4504efbe58fSaurel32 if (addr & s->mask) 451d540bfe0SAlexander Graf kbd_write_command(s, 0, value & 0xff, 1); 4524efbe58fSaurel32 else 453d540bfe0SAlexander Graf kbd_write_data(s, 0, value & 0xff, 1); 454b92bb99bSths } 455b92bb99bSths 4565876503cSPeter Maydell 457dbff76acSRichard Henderson static const MemoryRegionOps i8042_mmio_ops = { 4585876503cSPeter Maydell .read = kbd_mm_readfn, 4595876503cSPeter Maydell .write = kbd_mm_writefn, 4605876503cSPeter Maydell .valid.min_access_size = 1, 4615876503cSPeter Maydell .valid.max_access_size = 4, 462dbff76acSRichard Henderson .endianness = DEVICE_NATIVE_ENDIAN, 463b92bb99bSths }; 464b92bb99bSths 46571db710fSblueswir1 void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq, 466dbff76acSRichard Henderson MemoryRegion *region, ram_addr_t size, 467a8170e5eSAvi Kivity hwaddr mask) 468b92bb99bSths { 4697267c094SAnthony Liguori KBDState *s = g_malloc0(sizeof(KBDState)); 470b92bb99bSths 471b92bb99bSths s->irq_kbd = kbd_irq; 472b92bb99bSths s->irq_mouse = mouse_irq; 4734efbe58fSaurel32 s->mask = mask; 474b92bb99bSths 4750be71e32SAlex Williamson vmstate_register(NULL, 0, &vmstate_kbd, s); 476dbff76acSRichard Henderson 4772c9b15caSPaolo Bonzini memory_region_init_io(region, NULL, &i8042_mmio_ops, s, "i8042", size); 478b92bb99bSths 479b92bb99bSths s->kbd = ps2_kbd_init(kbd_update_kbd_irq, s); 480b92bb99bSths s->mouse = ps2_mouse_init(kbd_update_aux_irq, s); 481a08d4367SJan Kiszka qemu_register_reset(kbd_reset, s); 482b92bb99bSths } 483da85ccfbSGerd Hoffmann 484a2e0b863SAndreas Färber #define I8042(obj) OBJECT_CHECK(ISAKBDState, (obj), TYPE_I8042) 485a2e0b863SAndreas Färber 4860fe4bb32SMarc-André Lureau struct ISAKBDState { 487a2e0b863SAndreas Färber ISADevice parent_obj; 488a2e0b863SAndreas Färber 489da85ccfbSGerd Hoffmann KBDState kbd; 490dbff76acSRichard Henderson MemoryRegion io[2]; 4910fe4bb32SMarc-André Lureau }; 492da85ccfbSGerd Hoffmann 4930fe4bb32SMarc-André Lureau void i8042_isa_mouse_fake_event(ISAKBDState *isa) 494956a3e6bSBlue Swirl { 495a2e0b863SAndreas Färber KBDState *s = &isa->kbd; 496956a3e6bSBlue Swirl 497956a3e6bSBlue Swirl ps2_mouse_fake_event(s->mouse); 498956a3e6bSBlue Swirl } 499956a3e6bSBlue Swirl 500d80fe99dSMarc-André Lureau void i8042_setup_a20_line(ISADevice *dev, qemu_irq a20_out) 501956a3e6bSBlue Swirl { 502d80fe99dSMarc-André Lureau qdev_connect_gpio_out_named(DEVICE(dev), I8042_A20_LINE, 0, a20_out); 503956a3e6bSBlue Swirl } 504956a3e6bSBlue Swirl 505d05ac8faSBlue Swirl static const VMStateDescription vmstate_kbd_isa = { 506be73cfe2SJuan Quintela .name = "pckbd", 507be73cfe2SJuan Quintela .version_id = 3, 508be73cfe2SJuan Quintela .minimum_version_id = 3, 509be73cfe2SJuan Quintela .fields = (VMStateField[]) { 510be73cfe2SJuan Quintela VMSTATE_STRUCT(kbd, ISAKBDState, 0, vmstate_kbd, KBDState), 511be73cfe2SJuan Quintela VMSTATE_END_OF_LIST() 512be73cfe2SJuan Quintela } 513be73cfe2SJuan Quintela }; 514be73cfe2SJuan Quintela 515dbff76acSRichard Henderson static const MemoryRegionOps i8042_data_ops = { 516d540bfe0SAlexander Graf .read = kbd_read_data, 517d540bfe0SAlexander Graf .write = kbd_write_data, 518d540bfe0SAlexander Graf .impl = { 519d540bfe0SAlexander Graf .min_access_size = 1, 520d540bfe0SAlexander Graf .max_access_size = 1, 521d540bfe0SAlexander Graf }, 522d540bfe0SAlexander Graf .endianness = DEVICE_LITTLE_ENDIAN, 523dbff76acSRichard Henderson }; 524dbff76acSRichard Henderson 525dbff76acSRichard Henderson static const MemoryRegionOps i8042_cmd_ops = { 526d540bfe0SAlexander Graf .read = kbd_read_status, 527d540bfe0SAlexander Graf .write = kbd_write_command, 528d540bfe0SAlexander Graf .impl = { 529d540bfe0SAlexander Graf .min_access_size = 1, 530d540bfe0SAlexander Graf .max_access_size = 1, 531d540bfe0SAlexander Graf }, 532d540bfe0SAlexander Graf .endianness = DEVICE_LITTLE_ENDIAN, 533dbff76acSRichard Henderson }; 534dbff76acSRichard Henderson 535db895a1eSAndreas Färber static void i8042_initfn(Object *obj) 536da85ccfbSGerd Hoffmann { 537db895a1eSAndreas Färber ISAKBDState *isa_s = I8042(obj); 538db895a1eSAndreas Färber KBDState *s = &isa_s->kbd; 539db895a1eSAndreas Färber 5401437c94bSPaolo Bonzini memory_region_init_io(isa_s->io + 0, obj, &i8042_data_ops, s, 5411437c94bSPaolo Bonzini "i8042-data", 1); 5421437c94bSPaolo Bonzini memory_region_init_io(isa_s->io + 1, obj, &i8042_cmd_ops, s, 5431437c94bSPaolo Bonzini "i8042-cmd", 1); 5443115b9e2SEfimov Vasily 5453115b9e2SEfimov Vasily qdev_init_gpio_out_named(DEVICE(obj), &s->a20_out, I8042_A20_LINE, 1); 546db895a1eSAndreas Färber } 547db895a1eSAndreas Färber 548db895a1eSAndreas Färber static void i8042_realizefn(DeviceState *dev, Error **errp) 549db895a1eSAndreas Färber { 550db895a1eSAndreas Färber ISADevice *isadev = ISA_DEVICE(dev); 551a2e0b863SAndreas Färber ISAKBDState *isa_s = I8042(dev); 552dbff76acSRichard Henderson KBDState *s = &isa_s->kbd; 553da85ccfbSGerd Hoffmann 554db895a1eSAndreas Färber isa_init_irq(isadev, &s->irq_kbd, 1); 555db895a1eSAndreas Färber isa_init_irq(isadev, &s->irq_mouse, 12); 556da85ccfbSGerd Hoffmann 557db895a1eSAndreas Färber isa_register_ioport(isadev, isa_s->io + 0, 0x60); 558db895a1eSAndreas Färber isa_register_ioport(isadev, isa_s->io + 1, 0x64); 559da85ccfbSGerd Hoffmann 560da85ccfbSGerd Hoffmann s->kbd = ps2_kbd_init(kbd_update_kbd_irq, s); 561da85ccfbSGerd Hoffmann s->mouse = ps2_mouse_init(kbd_update_aux_irq, s); 562da85ccfbSGerd Hoffmann qemu_register_reset(kbd_reset, s); 563da85ccfbSGerd Hoffmann } 564da85ccfbSGerd Hoffmann 565*df0f3d13SGerd Hoffmann static void i8042_build_aml(ISADevice *isadev, Aml *scope) 566*df0f3d13SGerd Hoffmann { 567*df0f3d13SGerd Hoffmann Aml *kbd; 568*df0f3d13SGerd Hoffmann Aml *mou; 569*df0f3d13SGerd Hoffmann Aml *crs; 570*df0f3d13SGerd Hoffmann 571*df0f3d13SGerd Hoffmann crs = aml_resource_template(); 572*df0f3d13SGerd Hoffmann aml_append(crs, aml_io(AML_DECODE16, 0x0060, 0x0060, 0x01, 0x01)); 573*df0f3d13SGerd Hoffmann aml_append(crs, aml_io(AML_DECODE16, 0x0064, 0x0064, 0x01, 0x01)); 574*df0f3d13SGerd Hoffmann aml_append(crs, aml_irq_no_flags(1)); 575*df0f3d13SGerd Hoffmann 576*df0f3d13SGerd Hoffmann kbd = aml_device("KBD"); 577*df0f3d13SGerd Hoffmann aml_append(kbd, aml_name_decl("_HID", aml_eisaid("PNP0303"))); 578*df0f3d13SGerd Hoffmann aml_append(kbd, aml_name_decl("_STA", aml_int(0xf))); 579*df0f3d13SGerd Hoffmann aml_append(kbd, aml_name_decl("_CRS", crs)); 580*df0f3d13SGerd Hoffmann 581*df0f3d13SGerd Hoffmann crs = aml_resource_template(); 582*df0f3d13SGerd Hoffmann aml_append(crs, aml_irq_no_flags(12)); 583*df0f3d13SGerd Hoffmann 584*df0f3d13SGerd Hoffmann mou = aml_device("MOU"); 585*df0f3d13SGerd Hoffmann aml_append(mou, aml_name_decl("_HID", aml_eisaid("PNP0F13"))); 586*df0f3d13SGerd Hoffmann aml_append(mou, aml_name_decl("_STA", aml_int(0xf))); 587*df0f3d13SGerd Hoffmann aml_append(mou, aml_name_decl("_CRS", crs)); 588*df0f3d13SGerd Hoffmann 589*df0f3d13SGerd Hoffmann aml_append(scope, kbd); 590*df0f3d13SGerd Hoffmann aml_append(scope, mou); 591*df0f3d13SGerd Hoffmann } 592*df0f3d13SGerd Hoffmann 5938f04ee08SAnthony Liguori static void i8042_class_initfn(ObjectClass *klass, void *data) 5948f04ee08SAnthony Liguori { 59539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 596*df0f3d13SGerd Hoffmann ISADeviceClass *isa = ISA_DEVICE_CLASS(klass); 597db895a1eSAndreas Färber 598db895a1eSAndreas Färber dc->realize = i8042_realizefn; 59939bffca2SAnthony Liguori dc->vmsd = &vmstate_kbd_isa; 600*df0f3d13SGerd Hoffmann isa->build_aml = i8042_build_aml; 601cbe9ed73Skumar sourav set_bit(DEVICE_CATEGORY_INPUT, dc->categories); 6028f04ee08SAnthony Liguori } 6038f04ee08SAnthony Liguori 6048c43a6f0SAndreas Färber static const TypeInfo i8042_info = { 605a2e0b863SAndreas Färber .name = TYPE_I8042, 60639bffca2SAnthony Liguori .parent = TYPE_ISA_DEVICE, 60739bffca2SAnthony Liguori .instance_size = sizeof(ISAKBDState), 608db895a1eSAndreas Färber .instance_init = i8042_initfn, 6098f04ee08SAnthony Liguori .class_init = i8042_class_initfn, 610da85ccfbSGerd Hoffmann }; 611da85ccfbSGerd Hoffmann 61283f7d43aSAndreas Färber static void i8042_register_types(void) 613da85ccfbSGerd Hoffmann { 61439bffca2SAnthony Liguori type_register_static(&i8042_info); 615da85ccfbSGerd Hoffmann } 61683f7d43aSAndreas Färber 61783f7d43aSAndreas Färber type_init(i8042_register_types) 618