xref: /qemu/hw/input/pckbd.c (revision d6454270575da1f16a8923c7cb240e46ef243f72)
180cabfadSbellard /*
280cabfadSbellard  * QEMU PC keyboard emulation
380cabfadSbellard  *
480cabfadSbellard  * Copyright (c) 2003 Fabrice Bellard
580cabfadSbellard  *
680cabfadSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
780cabfadSbellard  * of this software and associated documentation files (the "Software"), to deal
880cabfadSbellard  * in the Software without restriction, including without limitation the rights
980cabfadSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1080cabfadSbellard  * copies of the Software, and to permit persons to whom the Software is
1180cabfadSbellard  * furnished to do so, subject to the following conditions:
1280cabfadSbellard  *
1380cabfadSbellard  * The above copyright notice and this permission notice shall be included in
1480cabfadSbellard  * all copies or substantial portions of the Software.
1580cabfadSbellard  *
1680cabfadSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1780cabfadSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1880cabfadSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1980cabfadSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2080cabfadSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2180cabfadSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2280cabfadSbellard  * THE SOFTWARE.
2380cabfadSbellard  */
2471e8a915SMarkus Armbruster 
250430891cSPeter Maydell #include "qemu/osdep.h"
26c2e846bbSPhilippe Mathieu-Daudé #include "qemu/log.h"
2783c9f4caSPaolo Bonzini #include "hw/hw.h"
280d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
29*d6454270SMarkus Armbruster #include "migration/vmstate.h"
300d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
310d09e41aSPaolo Bonzini #include "hw/input/ps2.h"
3264552b6bSMarkus Armbruster #include "hw/irq.h"
3347973a2dSPhilippe Mathieu-Daudé #include "hw/input/i8042.h"
3471e8a915SMarkus Armbruster #include "sysemu/reset.h"
359c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3680cabfadSbellard 
3765b182c3SDr. David Alan Gilbert #include "trace.h"
3880cabfadSbellard 
3980cabfadSbellard /*	Keyboard Controller Commands */
4080cabfadSbellard #define KBD_CCMD_READ_MODE	0x20	/* Read mode bits */
4180cabfadSbellard #define KBD_CCMD_WRITE_MODE	0x60	/* Write mode bits */
4280cabfadSbellard #define KBD_CCMD_GET_VERSION	0xA1	/* Get controller version */
4380cabfadSbellard #define KBD_CCMD_MOUSE_DISABLE	0xA7	/* Disable mouse interface */
4480cabfadSbellard #define KBD_CCMD_MOUSE_ENABLE	0xA8	/* Enable mouse interface */
4580cabfadSbellard #define KBD_CCMD_TEST_MOUSE	0xA9	/* Mouse interface test */
4680cabfadSbellard #define KBD_CCMD_SELF_TEST	0xAA	/* Controller self test */
4780cabfadSbellard #define KBD_CCMD_KBD_TEST	0xAB	/* Keyboard interface test */
4880cabfadSbellard #define KBD_CCMD_KBD_DISABLE	0xAD	/* Keyboard interface disable */
4980cabfadSbellard #define KBD_CCMD_KBD_ENABLE	0xAE	/* Keyboard interface enable */
5080cabfadSbellard #define KBD_CCMD_READ_INPORT    0xC0    /* read input port */
5180cabfadSbellard #define KBD_CCMD_READ_OUTPORT	0xD0    /* read output port */
5280cabfadSbellard #define KBD_CCMD_WRITE_OUTPORT	0xD1    /* write output port */
5380cabfadSbellard #define KBD_CCMD_WRITE_OBUF	0xD2
5480cabfadSbellard #define KBD_CCMD_WRITE_AUX_OBUF	0xD3    /* Write to output buffer as if
5580cabfadSbellard                                            initiated by the auxiliary device */
5680cabfadSbellard #define KBD_CCMD_WRITE_MOUSE	0xD4	/* Write the following byte to the mouse */
5780cabfadSbellard #define KBD_CCMD_DISABLE_A20    0xDD    /* HP vectra only ? */
5880cabfadSbellard #define KBD_CCMD_ENABLE_A20     0xDF    /* HP vectra only ? */
595ccaa4ceSBernhard Kohl #define KBD_CCMD_PULSE_BITS_3_0 0xF0    /* Pulse bits 3-0 of the output port P2. */
605ccaa4ceSBernhard Kohl #define KBD_CCMD_RESET          0xFE    /* Pulse bit 0 of the output port P2 = CPU reset. */
615ccaa4ceSBernhard Kohl #define KBD_CCMD_NO_OP          0xFF    /* Pulse no bits of the output port P2. */
6280cabfadSbellard 
6380cabfadSbellard /* Keyboard Commands */
6480cabfadSbellard #define KBD_CMD_SET_LEDS	0xED	/* Set keyboard leds */
6580cabfadSbellard #define KBD_CMD_ECHO     	0xEE
6680cabfadSbellard #define KBD_CMD_GET_ID 	        0xF2	/* get keyboard ID */
6780cabfadSbellard #define KBD_CMD_SET_RATE	0xF3	/* Set typematic rate */
6880cabfadSbellard #define KBD_CMD_ENABLE		0xF4	/* Enable scanning */
6980cabfadSbellard #define KBD_CMD_RESET_DISABLE	0xF5	/* reset and disable scanning */
7080cabfadSbellard #define KBD_CMD_RESET_ENABLE   	0xF6    /* reset and enable scanning */
7180cabfadSbellard #define KBD_CMD_RESET		0xFF	/* Reset */
7280cabfadSbellard 
7380cabfadSbellard /* Keyboard Replies */
7480cabfadSbellard #define KBD_REPLY_POR		0xAA	/* Power on reset */
7580cabfadSbellard #define KBD_REPLY_ACK		0xFA	/* Command ACK */
7680cabfadSbellard #define KBD_REPLY_RESEND	0xFE	/* Command NACK, send the cmd again */
7780cabfadSbellard 
7880cabfadSbellard /* Status Register Bits */
7980cabfadSbellard #define KBD_STAT_OBF 		0x01	/* Keyboard output buffer full */
8080cabfadSbellard #define KBD_STAT_IBF 		0x02	/* Keyboard input buffer full */
8180cabfadSbellard #define KBD_STAT_SELFTEST	0x04	/* Self test successful */
8280cabfadSbellard #define KBD_STAT_CMD		0x08	/* Last write was a command write (0=data) */
8380cabfadSbellard #define KBD_STAT_UNLOCKED	0x10	/* Zero if keyboard locked */
8480cabfadSbellard #define KBD_STAT_MOUSE_OBF	0x20	/* Mouse output buffer full */
8580cabfadSbellard #define KBD_STAT_GTO 		0x40	/* General receive/xmit timeout */
8680cabfadSbellard #define KBD_STAT_PERR 		0x80	/* Parity error */
8780cabfadSbellard 
8880cabfadSbellard /* Controller Mode Register Bits */
8980cabfadSbellard #define KBD_MODE_KBD_INT	0x01	/* Keyboard data generate IRQ1 */
9080cabfadSbellard #define KBD_MODE_MOUSE_INT	0x02	/* Mouse data generate IRQ12 */
9180cabfadSbellard #define KBD_MODE_SYS 		0x04	/* The system flag (?) */
9280cabfadSbellard #define KBD_MODE_NO_KEYLOCK	0x08	/* The keylock doesn't affect the keyboard if set */
9380cabfadSbellard #define KBD_MODE_DISABLE_KBD	0x10	/* Disable keyboard interface */
9480cabfadSbellard #define KBD_MODE_DISABLE_MOUSE	0x20	/* Disable mouse interface */
9580cabfadSbellard #define KBD_MODE_KCC 		0x40	/* Scan code conversion to PC format */
9680cabfadSbellard #define KBD_MODE_RFU		0x80
9780cabfadSbellard 
98956a3e6bSBlue Swirl /* Output Port Bits */
99956a3e6bSBlue Swirl #define KBD_OUT_RESET           0x01    /* 1=normal mode, 0=reset */
100956a3e6bSBlue Swirl #define KBD_OUT_A20             0x02    /* x86 only */
101956a3e6bSBlue Swirl #define KBD_OUT_OBF             0x10    /* Keyboard output buffer full */
102956a3e6bSBlue Swirl #define KBD_OUT_MOUSE_OBF       0x20    /* Mouse output buffer full */
103956a3e6bSBlue Swirl 
104d13c0404SPaolo Bonzini /* OSes typically write 0xdd/0xdf to turn the A20 line off and on.
105d13c0404SPaolo Bonzini  * We make the default value of the outport include these four bits,
106d13c0404SPaolo Bonzini  * so that the subsection is rarely necessary.
107d13c0404SPaolo Bonzini  */
108d13c0404SPaolo Bonzini #define KBD_OUT_ONES            0xcc
109d13c0404SPaolo Bonzini 
11080cabfadSbellard /* Mouse Commands */
11180cabfadSbellard #define AUX_SET_SCALE11		0xE6	/* Set 1:1 scaling */
11280cabfadSbellard #define AUX_SET_SCALE21		0xE7	/* Set 2:1 scaling */
11380cabfadSbellard #define AUX_SET_RES		0xE8	/* Set resolution */
11480cabfadSbellard #define AUX_GET_SCALE		0xE9	/* Get scaling factor */
11580cabfadSbellard #define AUX_SET_STREAM		0xEA	/* Set stream mode */
11680cabfadSbellard #define AUX_POLL		0xEB	/* Poll */
11780cabfadSbellard #define AUX_RESET_WRAP		0xEC	/* Reset wrap mode */
11880cabfadSbellard #define AUX_SET_WRAP		0xEE	/* Set wrap mode */
11980cabfadSbellard #define AUX_SET_REMOTE		0xF0	/* Set remote mode */
12080cabfadSbellard #define AUX_GET_TYPE		0xF2	/* Get type */
12180cabfadSbellard #define AUX_SET_SAMPLE		0xF3	/* Set sample rate */
12280cabfadSbellard #define AUX_ENABLE_DEV		0xF4	/* Enable aux device */
12380cabfadSbellard #define AUX_DISABLE_DEV		0xF5	/* Disable aux device */
12480cabfadSbellard #define AUX_SET_DEFAULT		0xF6
12580cabfadSbellard #define AUX_RESET		0xFF	/* Reset aux device */
12680cabfadSbellard #define AUX_ACK			0xFA	/* Command byte ACK. */
12780cabfadSbellard 
12880cabfadSbellard #define MOUSE_STATUS_REMOTE     0x40
12980cabfadSbellard #define MOUSE_STATUS_ENABLED    0x20
13080cabfadSbellard #define MOUSE_STATUS_SCALE21    0x10
13180cabfadSbellard 
132daa57963Sbellard #define KBD_PENDING_KBD         1
133daa57963Sbellard #define KBD_PENDING_AUX         2
13480cabfadSbellard 
13580cabfadSbellard typedef struct KBDState {
13680cabfadSbellard     uint8_t write_cmd; /* if non zero, write data to port 60 is expected */
13780cabfadSbellard     uint8_t status;
13880cabfadSbellard     uint8_t mode;
139956a3e6bSBlue Swirl     uint8_t outport;
140a28fe7e3SPavel Dovgalyuk     bool outport_present;
141daa57963Sbellard     /* Bitmask of devices with data available.  */
1427783e9f0Spbrook     uint8_t pending;
143daa57963Sbellard     void *kbd;
144daa57963Sbellard     void *mouse;
145b7678d96Sths 
146d537cf6cSpbrook     qemu_irq irq_kbd;
147d537cf6cSpbrook     qemu_irq irq_mouse;
1483115b9e2SEfimov Vasily     qemu_irq a20_out;
149a8170e5eSAvi Kivity     hwaddr mask;
15080cabfadSbellard } KBDState;
15180cabfadSbellard 
15280cabfadSbellard /* update irq and KBD_STAT_[MOUSE_]OBF */
15380cabfadSbellard /* XXX: not generating the irqs if KBD_MODE_DISABLE_KBD is set may be
15480cabfadSbellard    incorrect, but it avoids having to simulate exact delays */
15580cabfadSbellard static void kbd_update_irq(KBDState *s)
15680cabfadSbellard {
157b7678d96Sths     int irq_kbd_level, irq_mouse_level;
15880cabfadSbellard 
159b7678d96Sths     irq_kbd_level = 0;
160b7678d96Sths     irq_mouse_level = 0;
16180cabfadSbellard     s->status &= ~(KBD_STAT_OBF | KBD_STAT_MOUSE_OBF);
162956a3e6bSBlue Swirl     s->outport &= ~(KBD_OUT_OBF | KBD_OUT_MOUSE_OBF);
163daa57963Sbellard     if (s->pending) {
16480cabfadSbellard         s->status |= KBD_STAT_OBF;
165956a3e6bSBlue Swirl         s->outport |= KBD_OUT_OBF;
166b92bb99bSths         /* kbd data takes priority over aux data.  */
167daa57963Sbellard         if (s->pending == KBD_PENDING_AUX) {
16880cabfadSbellard             s->status |= KBD_STAT_MOUSE_OBF;
169956a3e6bSBlue Swirl             s->outport |= KBD_OUT_MOUSE_OBF;
17080cabfadSbellard             if (s->mode & KBD_MODE_MOUSE_INT)
171b7678d96Sths                 irq_mouse_level = 1;
17280cabfadSbellard         } else {
17380cabfadSbellard             if ((s->mode & KBD_MODE_KBD_INT) &&
17480cabfadSbellard                 !(s->mode & KBD_MODE_DISABLE_KBD))
175b7678d96Sths                 irq_kbd_level = 1;
17680cabfadSbellard         }
17780cabfadSbellard     }
178d537cf6cSpbrook     qemu_set_irq(s->irq_kbd, irq_kbd_level);
179d537cf6cSpbrook     qemu_set_irq(s->irq_mouse, irq_mouse_level);
18080cabfadSbellard }
18180cabfadSbellard 
182daa57963Sbellard static void kbd_update_kbd_irq(void *opaque, int level)
18380cabfadSbellard {
184daa57963Sbellard     KBDState *s = (KBDState *)opaque;
18580cabfadSbellard 
186daa57963Sbellard     if (level)
187daa57963Sbellard         s->pending |= KBD_PENDING_KBD;
18880cabfadSbellard     else
189daa57963Sbellard         s->pending &= ~KBD_PENDING_KBD;
19080cabfadSbellard     kbd_update_irq(s);
19180cabfadSbellard }
19280cabfadSbellard 
193daa57963Sbellard static void kbd_update_aux_irq(void *opaque, int level)
19480cabfadSbellard {
195daa57963Sbellard     KBDState *s = (KBDState *)opaque;
196daa57963Sbellard 
197daa57963Sbellard     if (level)
198daa57963Sbellard         s->pending |= KBD_PENDING_AUX;
199daa57963Sbellard     else
200daa57963Sbellard         s->pending &= ~KBD_PENDING_AUX;
201daa57963Sbellard     kbd_update_irq(s);
20280cabfadSbellard }
20380cabfadSbellard 
204d540bfe0SAlexander Graf static uint64_t kbd_read_status(void *opaque, hwaddr addr,
205d540bfe0SAlexander Graf                                 unsigned size)
20680cabfadSbellard {
207b41a2cd1Sbellard     KBDState *s = opaque;
20880cabfadSbellard     int val;
20980cabfadSbellard     val = s->status;
21065b182c3SDr. David Alan Gilbert     trace_pckbd_kbd_read_status(val);
21180cabfadSbellard     return val;
21280cabfadSbellard }
21380cabfadSbellard 
214daa57963Sbellard static void kbd_queue(KBDState *s, int b, int aux)
215daa57963Sbellard {
216daa57963Sbellard     if (aux)
217daa57963Sbellard         ps2_queue(s->mouse, b);
218daa57963Sbellard     else
219daa57963Sbellard         ps2_queue(s->kbd, b);
220daa57963Sbellard }
221daa57963Sbellard 
2224b78a802SBlue Swirl static void outport_write(KBDState *s, uint32_t val)
223956a3e6bSBlue Swirl {
22465b182c3SDr. David Alan Gilbert     trace_pckbd_outport_write(val);
225956a3e6bSBlue Swirl     s->outport = val;
2263115b9e2SEfimov Vasily     qemu_set_irq(s->a20_out, (val >> 1) & 1);
227956a3e6bSBlue Swirl     if (!(val & 1)) {
228cf83f140SEric Blake         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
229956a3e6bSBlue Swirl     }
230956a3e6bSBlue Swirl }
231956a3e6bSBlue Swirl 
232d540bfe0SAlexander Graf static void kbd_write_command(void *opaque, hwaddr addr,
233d540bfe0SAlexander Graf                               uint64_t val, unsigned size)
23480cabfadSbellard {
235b41a2cd1Sbellard     KBDState *s = opaque;
23680cabfadSbellard 
23765b182c3SDr. David Alan Gilbert     trace_pckbd_kbd_write_command(val);
2385ccaa4ceSBernhard Kohl 
2395ccaa4ceSBernhard Kohl     /* Bits 3-0 of the output port P2 of the keyboard controller may be pulsed
2405ccaa4ceSBernhard Kohl      * low for approximately 6 micro seconds. Bits 3-0 of the KBD_CCMD_PULSE
2415ccaa4ceSBernhard Kohl      * command specify the output port bits to be pulsed.
2425ccaa4ceSBernhard Kohl      * 0: Bit should be pulsed. 1: Bit should not be modified.
2435ccaa4ceSBernhard Kohl      * The only useful version of this command is pulsing bit 0,
2445ccaa4ceSBernhard Kohl      * which does a CPU reset.
2455ccaa4ceSBernhard Kohl      */
2465ccaa4ceSBernhard Kohl     if((val & KBD_CCMD_PULSE_BITS_3_0) == KBD_CCMD_PULSE_BITS_3_0) {
2475ccaa4ceSBernhard Kohl         if(!(val & 1))
2485ccaa4ceSBernhard Kohl             val = KBD_CCMD_RESET;
2495ccaa4ceSBernhard Kohl         else
2505ccaa4ceSBernhard Kohl             val = KBD_CCMD_NO_OP;
2515ccaa4ceSBernhard Kohl     }
2525ccaa4ceSBernhard Kohl 
25380cabfadSbellard     switch(val) {
25480cabfadSbellard     case KBD_CCMD_READ_MODE:
255889bec69Sbalrog         kbd_queue(s, s->mode, 0);
25680cabfadSbellard         break;
25780cabfadSbellard     case KBD_CCMD_WRITE_MODE:
25880cabfadSbellard     case KBD_CCMD_WRITE_OBUF:
25980cabfadSbellard     case KBD_CCMD_WRITE_AUX_OBUF:
26080cabfadSbellard     case KBD_CCMD_WRITE_MOUSE:
26180cabfadSbellard     case KBD_CCMD_WRITE_OUTPORT:
26280cabfadSbellard         s->write_cmd = val;
26380cabfadSbellard         break;
26480cabfadSbellard     case KBD_CCMD_MOUSE_DISABLE:
26580cabfadSbellard         s->mode |= KBD_MODE_DISABLE_MOUSE;
26680cabfadSbellard         break;
26780cabfadSbellard     case KBD_CCMD_MOUSE_ENABLE:
26880cabfadSbellard         s->mode &= ~KBD_MODE_DISABLE_MOUSE;
26980cabfadSbellard         break;
27080cabfadSbellard     case KBD_CCMD_TEST_MOUSE:
27180cabfadSbellard         kbd_queue(s, 0x00, 0);
27280cabfadSbellard         break;
27380cabfadSbellard     case KBD_CCMD_SELF_TEST:
27480cabfadSbellard         s->status |= KBD_STAT_SELFTEST;
27580cabfadSbellard         kbd_queue(s, 0x55, 0);
27680cabfadSbellard         break;
27780cabfadSbellard     case KBD_CCMD_KBD_TEST:
27880cabfadSbellard         kbd_queue(s, 0x00, 0);
27980cabfadSbellard         break;
28080cabfadSbellard     case KBD_CCMD_KBD_DISABLE:
28180cabfadSbellard         s->mode |= KBD_MODE_DISABLE_KBD;
28280cabfadSbellard         kbd_update_irq(s);
28380cabfadSbellard         break;
28480cabfadSbellard     case KBD_CCMD_KBD_ENABLE:
28580cabfadSbellard         s->mode &= ~KBD_MODE_DISABLE_KBD;
28680cabfadSbellard         kbd_update_irq(s);
28780cabfadSbellard         break;
28880cabfadSbellard     case KBD_CCMD_READ_INPORT:
289f1b7e0e4SHervé Poussineau         kbd_queue(s, 0x80, 0);
29080cabfadSbellard         break;
29180cabfadSbellard     case KBD_CCMD_READ_OUTPORT:
292956a3e6bSBlue Swirl         kbd_queue(s, s->outport, 0);
29380cabfadSbellard         break;
29480cabfadSbellard     case KBD_CCMD_ENABLE_A20:
2953115b9e2SEfimov Vasily         qemu_irq_raise(s->a20_out);
296956a3e6bSBlue Swirl         s->outport |= KBD_OUT_A20;
29780cabfadSbellard         break;
29880cabfadSbellard     case KBD_CCMD_DISABLE_A20:
2993115b9e2SEfimov Vasily         qemu_irq_lower(s->a20_out);
300956a3e6bSBlue Swirl         s->outport &= ~KBD_OUT_A20;
30180cabfadSbellard         break;
30280cabfadSbellard     case KBD_CCMD_RESET:
303cf83f140SEric Blake         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
30480cabfadSbellard         break;
3055ccaa4ceSBernhard Kohl     case KBD_CCMD_NO_OP:
3065ccaa4ceSBernhard Kohl         /* ignore that */
30780cabfadSbellard         break;
30880cabfadSbellard     default:
309c2e846bbSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR,
310c2e846bbSPhilippe Mathieu-Daudé                       "unsupported keyboard cmd=0x%02" PRIx64 "\n", val);
31180cabfadSbellard         break;
31280cabfadSbellard     }
31380cabfadSbellard }
31480cabfadSbellard 
315d540bfe0SAlexander Graf static uint64_t kbd_read_data(void *opaque, hwaddr addr,
316d540bfe0SAlexander Graf                               unsigned size)
31780cabfadSbellard {
318b41a2cd1Sbellard     KBDState *s = opaque;
319e41c0f26Sbalrog     uint32_t val;
32080cabfadSbellard 
321daa57963Sbellard     if (s->pending == KBD_PENDING_AUX)
322e41c0f26Sbalrog         val = ps2_read_data(s->mouse);
323e41c0f26Sbalrog     else
324e41c0f26Sbalrog         val = ps2_read_data(s->kbd);
32580cabfadSbellard 
32665b182c3SDr. David Alan Gilbert     trace_pckbd_kbd_read_data(val);
327e41c0f26Sbalrog     return val;
32880cabfadSbellard }
32980cabfadSbellard 
330d540bfe0SAlexander Graf static void kbd_write_data(void *opaque, hwaddr addr,
331d540bfe0SAlexander Graf                            uint64_t val, unsigned size)
33280cabfadSbellard {
333b41a2cd1Sbellard     KBDState *s = opaque;
33480cabfadSbellard 
33565b182c3SDr. David Alan Gilbert     trace_pckbd_kbd_write_data(val);
33680cabfadSbellard 
33780cabfadSbellard     switch(s->write_cmd) {
33880cabfadSbellard     case 0:
339daa57963Sbellard         ps2_write_keyboard(s->kbd, val);
34080cabfadSbellard         break;
34180cabfadSbellard     case KBD_CCMD_WRITE_MODE:
34280cabfadSbellard         s->mode = val;
343f94f5d71Spbrook         ps2_keyboard_set_translation(s->kbd, (s->mode & KBD_MODE_KCC) != 0);
344daa57963Sbellard         /* ??? */
34580cabfadSbellard         kbd_update_irq(s);
34680cabfadSbellard         break;
34780cabfadSbellard     case KBD_CCMD_WRITE_OBUF:
34880cabfadSbellard         kbd_queue(s, val, 0);
34980cabfadSbellard         break;
35080cabfadSbellard     case KBD_CCMD_WRITE_AUX_OBUF:
35180cabfadSbellard         kbd_queue(s, val, 1);
35280cabfadSbellard         break;
35380cabfadSbellard     case KBD_CCMD_WRITE_OUTPORT:
3544b78a802SBlue Swirl         outport_write(s, val);
35580cabfadSbellard         break;
35680cabfadSbellard     case KBD_CCMD_WRITE_MOUSE:
357daa57963Sbellard         ps2_write_mouse(s->mouse, val);
35880cabfadSbellard         break;
35980cabfadSbellard     default:
36080cabfadSbellard         break;
36180cabfadSbellard     }
36280cabfadSbellard     s->write_cmd = 0;
36380cabfadSbellard }
36480cabfadSbellard 
365d7d02e3cSbellard static void kbd_reset(void *opaque)
36680cabfadSbellard {
367d7d02e3cSbellard     KBDState *s = opaque;
36880cabfadSbellard 
36980cabfadSbellard     s->mode = KBD_MODE_KBD_INT | KBD_MODE_MOUSE_INT;
37080cabfadSbellard     s->status = KBD_STAT_CMD | KBD_STAT_UNLOCKED;
371d13c0404SPaolo Bonzini     s->outport = KBD_OUT_RESET | KBD_OUT_A20 | KBD_OUT_ONES;
372a28fe7e3SPavel Dovgalyuk     s->outport_present = false;
373a28fe7e3SPavel Dovgalyuk }
374a28fe7e3SPavel Dovgalyuk 
375a28fe7e3SPavel Dovgalyuk static uint8_t kbd_outport_default(KBDState *s)
376a28fe7e3SPavel Dovgalyuk {
377d13c0404SPaolo Bonzini     return KBD_OUT_RESET | KBD_OUT_A20 | KBD_OUT_ONES
378a28fe7e3SPavel Dovgalyuk            | (s->status & KBD_STAT_OBF ? KBD_OUT_OBF : 0)
379a28fe7e3SPavel Dovgalyuk            | (s->status & KBD_STAT_MOUSE_OBF ? KBD_OUT_MOUSE_OBF : 0);
380a28fe7e3SPavel Dovgalyuk }
381a28fe7e3SPavel Dovgalyuk 
382a28fe7e3SPavel Dovgalyuk static int kbd_outport_post_load(void *opaque, int version_id)
383a28fe7e3SPavel Dovgalyuk {
384a28fe7e3SPavel Dovgalyuk     KBDState *s = opaque;
385a28fe7e3SPavel Dovgalyuk     s->outport_present = true;
386a28fe7e3SPavel Dovgalyuk     return 0;
387a28fe7e3SPavel Dovgalyuk }
388a28fe7e3SPavel Dovgalyuk 
389a28fe7e3SPavel Dovgalyuk static bool kbd_outport_needed(void *opaque)
390a28fe7e3SPavel Dovgalyuk {
391a28fe7e3SPavel Dovgalyuk     KBDState *s = opaque;
392a28fe7e3SPavel Dovgalyuk     return s->outport != kbd_outport_default(s);
393a28fe7e3SPavel Dovgalyuk }
394a28fe7e3SPavel Dovgalyuk 
3955cd8cadaSJuan Quintela static const VMStateDescription vmstate_kbd_outport = {
3965cd8cadaSJuan Quintela     .name = "pckbd_outport",
3975cd8cadaSJuan Quintela     .version_id = 1,
3985cd8cadaSJuan Quintela     .minimum_version_id = 1,
3995cd8cadaSJuan Quintela     .post_load = kbd_outport_post_load,
4005cd8cadaSJuan Quintela     .needed = kbd_outport_needed,
4015cd8cadaSJuan Quintela     .fields = (VMStateField[]) {
4025cd8cadaSJuan Quintela         VMSTATE_UINT8(outport, KBDState),
4035cd8cadaSJuan Quintela         VMSTATE_END_OF_LIST()
4045cd8cadaSJuan Quintela     }
4055cd8cadaSJuan Quintela };
4065cd8cadaSJuan Quintela 
407a28fe7e3SPavel Dovgalyuk static int kbd_post_load(void *opaque, int version_id)
408a28fe7e3SPavel Dovgalyuk {
409a28fe7e3SPavel Dovgalyuk     KBDState *s = opaque;
410a28fe7e3SPavel Dovgalyuk     if (!s->outport_present) {
411a28fe7e3SPavel Dovgalyuk         s->outport = kbd_outport_default(s);
412a28fe7e3SPavel Dovgalyuk     }
413a28fe7e3SPavel Dovgalyuk     s->outport_present = false;
414a28fe7e3SPavel Dovgalyuk     return 0;
41580cabfadSbellard }
41680cabfadSbellard 
4173c619b59SJuan Quintela static const VMStateDescription vmstate_kbd = {
4183c619b59SJuan Quintela     .name = "pckbd",
4193c619b59SJuan Quintela     .version_id = 3,
4203c619b59SJuan Quintela     .minimum_version_id = 3,
421a28fe7e3SPavel Dovgalyuk     .post_load = kbd_post_load,
4223c619b59SJuan Quintela     .fields = (VMStateField[]) {
4233c619b59SJuan Quintela         VMSTATE_UINT8(write_cmd, KBDState),
4243c619b59SJuan Quintela         VMSTATE_UINT8(status, KBDState),
4253c619b59SJuan Quintela         VMSTATE_UINT8(mode, KBDState),
4263c619b59SJuan Quintela         VMSTATE_UINT8(pending, KBDState),
4273c619b59SJuan Quintela         VMSTATE_END_OF_LIST()
428a28fe7e3SPavel Dovgalyuk     },
4295cd8cadaSJuan Quintela     .subsections = (const VMStateDescription*[]) {
4305cd8cadaSJuan Quintela         &vmstate_kbd_outport,
4315cd8cadaSJuan Quintela         NULL
432675376f2Sbellard     }
4333c619b59SJuan Quintela };
434675376f2Sbellard 
435b92bb99bSths /* Memory mapped interface */
4365876503cSPeter Maydell static uint64_t kbd_mm_readfn(void *opaque, hwaddr addr, unsigned size)
437b92bb99bSths {
438b92bb99bSths     KBDState *s = opaque;
439b92bb99bSths 
4404efbe58fSaurel32     if (addr & s->mask)
441d540bfe0SAlexander Graf         return kbd_read_status(s, 0, 1) & 0xff;
4424efbe58fSaurel32     else
443d540bfe0SAlexander Graf         return kbd_read_data(s, 0, 1) & 0xff;
444b92bb99bSths }
445b92bb99bSths 
4465876503cSPeter Maydell static void kbd_mm_writefn(void *opaque, hwaddr addr,
4475876503cSPeter Maydell                            uint64_t value, unsigned size)
448b92bb99bSths {
449b92bb99bSths     KBDState *s = opaque;
450b92bb99bSths 
4514efbe58fSaurel32     if (addr & s->mask)
452d540bfe0SAlexander Graf         kbd_write_command(s, 0, value & 0xff, 1);
4534efbe58fSaurel32     else
454d540bfe0SAlexander Graf         kbd_write_data(s, 0, value & 0xff, 1);
455b92bb99bSths }
456b92bb99bSths 
4575876503cSPeter Maydell 
458dbff76acSRichard Henderson static const MemoryRegionOps i8042_mmio_ops = {
4595876503cSPeter Maydell     .read = kbd_mm_readfn,
4605876503cSPeter Maydell     .write = kbd_mm_writefn,
4615876503cSPeter Maydell     .valid.min_access_size = 1,
4625876503cSPeter Maydell     .valid.max_access_size = 4,
463dbff76acSRichard Henderson     .endianness = DEVICE_NATIVE_ENDIAN,
464b92bb99bSths };
465b92bb99bSths 
46671db710fSblueswir1 void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
467dbff76acSRichard Henderson                    MemoryRegion *region, ram_addr_t size,
468a8170e5eSAvi Kivity                    hwaddr mask)
469b92bb99bSths {
4707267c094SAnthony Liguori     KBDState *s = g_malloc0(sizeof(KBDState));
471b92bb99bSths 
472b92bb99bSths     s->irq_kbd = kbd_irq;
473b92bb99bSths     s->irq_mouse = mouse_irq;
4744efbe58fSaurel32     s->mask = mask;
475b92bb99bSths 
4760be71e32SAlex Williamson     vmstate_register(NULL, 0, &vmstate_kbd, s);
477dbff76acSRichard Henderson 
4782c9b15caSPaolo Bonzini     memory_region_init_io(region, NULL, &i8042_mmio_ops, s, "i8042", size);
479b92bb99bSths 
480b92bb99bSths     s->kbd = ps2_kbd_init(kbd_update_kbd_irq, s);
481b92bb99bSths     s->mouse = ps2_mouse_init(kbd_update_aux_irq, s);
482a08d4367SJan Kiszka     qemu_register_reset(kbd_reset, s);
483b92bb99bSths }
484da85ccfbSGerd Hoffmann 
485a2e0b863SAndreas Färber #define I8042(obj) OBJECT_CHECK(ISAKBDState, (obj), TYPE_I8042)
486a2e0b863SAndreas Färber 
487da85ccfbSGerd Hoffmann typedef struct ISAKBDState {
488a2e0b863SAndreas Färber     ISADevice parent_obj;
489a2e0b863SAndreas Färber 
490da85ccfbSGerd Hoffmann     KBDState kbd;
491dbff76acSRichard Henderson     MemoryRegion io[2];
492da85ccfbSGerd Hoffmann } ISAKBDState;
493da85ccfbSGerd Hoffmann 
494956a3e6bSBlue Swirl void i8042_isa_mouse_fake_event(void *opaque)
495956a3e6bSBlue Swirl {
496956a3e6bSBlue Swirl     ISADevice *dev = opaque;
497a2e0b863SAndreas Färber     ISAKBDState *isa = I8042(dev);
498a2e0b863SAndreas Färber     KBDState *s = &isa->kbd;
499956a3e6bSBlue Swirl 
500956a3e6bSBlue Swirl     ps2_mouse_fake_event(s->mouse);
501956a3e6bSBlue Swirl }
502956a3e6bSBlue Swirl 
503d80fe99dSMarc-André Lureau void i8042_setup_a20_line(ISADevice *dev, qemu_irq a20_out)
504956a3e6bSBlue Swirl {
505d80fe99dSMarc-André Lureau     qdev_connect_gpio_out_named(DEVICE(dev), I8042_A20_LINE, 0, a20_out);
506956a3e6bSBlue Swirl }
507956a3e6bSBlue Swirl 
508d05ac8faSBlue Swirl static const VMStateDescription vmstate_kbd_isa = {
509be73cfe2SJuan Quintela     .name = "pckbd",
510be73cfe2SJuan Quintela     .version_id = 3,
511be73cfe2SJuan Quintela     .minimum_version_id = 3,
512be73cfe2SJuan Quintela     .fields = (VMStateField[]) {
513be73cfe2SJuan Quintela         VMSTATE_STRUCT(kbd, ISAKBDState, 0, vmstate_kbd, KBDState),
514be73cfe2SJuan Quintela         VMSTATE_END_OF_LIST()
515be73cfe2SJuan Quintela     }
516be73cfe2SJuan Quintela };
517be73cfe2SJuan Quintela 
518dbff76acSRichard Henderson static const MemoryRegionOps i8042_data_ops = {
519d540bfe0SAlexander Graf     .read = kbd_read_data,
520d540bfe0SAlexander Graf     .write = kbd_write_data,
521d540bfe0SAlexander Graf     .impl = {
522d540bfe0SAlexander Graf         .min_access_size = 1,
523d540bfe0SAlexander Graf         .max_access_size = 1,
524d540bfe0SAlexander Graf     },
525d540bfe0SAlexander Graf     .endianness = DEVICE_LITTLE_ENDIAN,
526dbff76acSRichard Henderson };
527dbff76acSRichard Henderson 
528dbff76acSRichard Henderson static const MemoryRegionOps i8042_cmd_ops = {
529d540bfe0SAlexander Graf     .read = kbd_read_status,
530d540bfe0SAlexander Graf     .write = kbd_write_command,
531d540bfe0SAlexander Graf     .impl = {
532d540bfe0SAlexander Graf         .min_access_size = 1,
533d540bfe0SAlexander Graf         .max_access_size = 1,
534d540bfe0SAlexander Graf     },
535d540bfe0SAlexander Graf     .endianness = DEVICE_LITTLE_ENDIAN,
536dbff76acSRichard Henderson };
537dbff76acSRichard Henderson 
538db895a1eSAndreas Färber static void i8042_initfn(Object *obj)
539da85ccfbSGerd Hoffmann {
540db895a1eSAndreas Färber     ISAKBDState *isa_s = I8042(obj);
541db895a1eSAndreas Färber     KBDState *s = &isa_s->kbd;
542db895a1eSAndreas Färber 
5431437c94bSPaolo Bonzini     memory_region_init_io(isa_s->io + 0, obj, &i8042_data_ops, s,
5441437c94bSPaolo Bonzini                           "i8042-data", 1);
5451437c94bSPaolo Bonzini     memory_region_init_io(isa_s->io + 1, obj, &i8042_cmd_ops, s,
5461437c94bSPaolo Bonzini                           "i8042-cmd", 1);
5473115b9e2SEfimov Vasily 
5483115b9e2SEfimov Vasily     qdev_init_gpio_out_named(DEVICE(obj), &s->a20_out, I8042_A20_LINE, 1);
549db895a1eSAndreas Färber }
550db895a1eSAndreas Färber 
551db895a1eSAndreas Färber static void i8042_realizefn(DeviceState *dev, Error **errp)
552db895a1eSAndreas Färber {
553db895a1eSAndreas Färber     ISADevice *isadev = ISA_DEVICE(dev);
554a2e0b863SAndreas Färber     ISAKBDState *isa_s = I8042(dev);
555dbff76acSRichard Henderson     KBDState *s = &isa_s->kbd;
556da85ccfbSGerd Hoffmann 
557db895a1eSAndreas Färber     isa_init_irq(isadev, &s->irq_kbd, 1);
558db895a1eSAndreas Färber     isa_init_irq(isadev, &s->irq_mouse, 12);
559da85ccfbSGerd Hoffmann 
560db895a1eSAndreas Färber     isa_register_ioport(isadev, isa_s->io + 0, 0x60);
561db895a1eSAndreas Färber     isa_register_ioport(isadev, isa_s->io + 1, 0x64);
562da85ccfbSGerd Hoffmann 
563da85ccfbSGerd Hoffmann     s->kbd = ps2_kbd_init(kbd_update_kbd_irq, s);
564da85ccfbSGerd Hoffmann     s->mouse = ps2_mouse_init(kbd_update_aux_irq, s);
565da85ccfbSGerd Hoffmann     qemu_register_reset(kbd_reset, s);
566da85ccfbSGerd Hoffmann }
567da85ccfbSGerd Hoffmann 
5688f04ee08SAnthony Liguori static void i8042_class_initfn(ObjectClass *klass, void *data)
5698f04ee08SAnthony Liguori {
57039bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
571db895a1eSAndreas Färber 
572db895a1eSAndreas Färber     dc->realize = i8042_realizefn;
57339bffca2SAnthony Liguori     dc->vmsd = &vmstate_kbd_isa;
574cbe9ed73Skumar sourav     set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
5758f04ee08SAnthony Liguori }
5768f04ee08SAnthony Liguori 
5778c43a6f0SAndreas Färber static const TypeInfo i8042_info = {
578a2e0b863SAndreas Färber     .name          = TYPE_I8042,
57939bffca2SAnthony Liguori     .parent        = TYPE_ISA_DEVICE,
58039bffca2SAnthony Liguori     .instance_size = sizeof(ISAKBDState),
581db895a1eSAndreas Färber     .instance_init = i8042_initfn,
5828f04ee08SAnthony Liguori     .class_init    = i8042_class_initfn,
583da85ccfbSGerd Hoffmann };
584da85ccfbSGerd Hoffmann 
58583f7d43aSAndreas Färber static void i8042_register_types(void)
586da85ccfbSGerd Hoffmann {
58739bffca2SAnthony Liguori     type_register_static(&i8042_info);
588da85ccfbSGerd Hoffmann }
58983f7d43aSAndreas Färber 
59083f7d43aSAndreas Färber type_init(i8042_register_types)
591