xref: /qemu/hw/input/pckbd.c (revision c3c4a96116ac6e7a1486a74eff7e5eae04c4fac2)
180cabfadSbellard /*
280cabfadSbellard  * QEMU PC keyboard emulation
380cabfadSbellard  *
480cabfadSbellard  * Copyright (c) 2003 Fabrice Bellard
580cabfadSbellard  *
680cabfadSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
780cabfadSbellard  * of this software and associated documentation files (the "Software"), to deal
880cabfadSbellard  * in the Software without restriction, including without limitation the rights
980cabfadSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1080cabfadSbellard  * copies of the Software, and to permit persons to whom the Software is
1180cabfadSbellard  * furnished to do so, subject to the following conditions:
1280cabfadSbellard  *
1380cabfadSbellard  * The above copyright notice and this permission notice shall be included in
1480cabfadSbellard  * all copies or substantial portions of the Software.
1580cabfadSbellard  *
1680cabfadSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1780cabfadSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1880cabfadSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1980cabfadSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2080cabfadSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2180cabfadSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2280cabfadSbellard  * THE SOFTWARE.
2380cabfadSbellard  */
2471e8a915SMarkus Armbruster 
250430891cSPeter Maydell #include "qemu/osdep.h"
26c2e846bbSPhilippe Mathieu-Daudé #include "qemu/log.h"
270d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
28d6454270SMarkus Armbruster #include "migration/vmstate.h"
29df0f3d13SGerd Hoffmann #include "hw/acpi/aml-build.h"
300d09e41aSPaolo Bonzini #include "hw/input/ps2.h"
3164552b6bSMarkus Armbruster #include "hw/irq.h"
3247973a2dSPhilippe Mathieu-Daudé #include "hw/input/i8042.h"
3371e8a915SMarkus Armbruster #include "sysemu/reset.h"
3454d31236SMarkus Armbruster #include "sysemu/runstate.h"
3580cabfadSbellard 
3665b182c3SDr. David Alan Gilbert #include "trace.h"
3780cabfadSbellard 
3880cabfadSbellard /*	Keyboard Controller Commands */
3980cabfadSbellard #define KBD_CCMD_READ_MODE	0x20	/* Read mode bits */
4080cabfadSbellard #define KBD_CCMD_WRITE_MODE	0x60	/* Write mode bits */
4180cabfadSbellard #define KBD_CCMD_GET_VERSION	0xA1	/* Get controller version */
4280cabfadSbellard #define KBD_CCMD_MOUSE_DISABLE	0xA7	/* Disable mouse interface */
4380cabfadSbellard #define KBD_CCMD_MOUSE_ENABLE	0xA8	/* Enable mouse interface */
4480cabfadSbellard #define KBD_CCMD_TEST_MOUSE	0xA9	/* Mouse interface test */
4580cabfadSbellard #define KBD_CCMD_SELF_TEST	0xAA	/* Controller self test */
4680cabfadSbellard #define KBD_CCMD_KBD_TEST	0xAB	/* Keyboard interface test */
4780cabfadSbellard #define KBD_CCMD_KBD_DISABLE	0xAD	/* Keyboard interface disable */
4880cabfadSbellard #define KBD_CCMD_KBD_ENABLE	0xAE	/* Keyboard interface enable */
4980cabfadSbellard #define KBD_CCMD_READ_INPORT    0xC0    /* read input port */
5080cabfadSbellard #define KBD_CCMD_READ_OUTPORT	0xD0    /* read output port */
5180cabfadSbellard #define KBD_CCMD_WRITE_OUTPORT	0xD1    /* write output port */
5280cabfadSbellard #define KBD_CCMD_WRITE_OBUF	0xD2
5380cabfadSbellard #define KBD_CCMD_WRITE_AUX_OBUF	0xD3    /* Write to output buffer as if
5480cabfadSbellard                                            initiated by the auxiliary device */
5580cabfadSbellard #define KBD_CCMD_WRITE_MOUSE	0xD4	/* Write the following byte to the mouse */
5680cabfadSbellard #define KBD_CCMD_DISABLE_A20    0xDD    /* HP vectra only ? */
5780cabfadSbellard #define KBD_CCMD_ENABLE_A20     0xDF    /* HP vectra only ? */
585ccaa4ceSBernhard Kohl #define KBD_CCMD_PULSE_BITS_3_0 0xF0    /* Pulse bits 3-0 of the output port P2. */
595ccaa4ceSBernhard Kohl #define KBD_CCMD_RESET          0xFE    /* Pulse bit 0 of the output port P2 = CPU reset. */
605ccaa4ceSBernhard Kohl #define KBD_CCMD_NO_OP          0xFF    /* Pulse no bits of the output port P2. */
6180cabfadSbellard 
6280cabfadSbellard /* Keyboard Commands */
6380cabfadSbellard #define KBD_CMD_SET_LEDS	0xED	/* Set keyboard leds */
6480cabfadSbellard #define KBD_CMD_ECHO     	0xEE
6580cabfadSbellard #define KBD_CMD_GET_ID 	        0xF2	/* get keyboard ID */
6680cabfadSbellard #define KBD_CMD_SET_RATE	0xF3	/* Set typematic rate */
6780cabfadSbellard #define KBD_CMD_ENABLE		0xF4	/* Enable scanning */
6880cabfadSbellard #define KBD_CMD_RESET_DISABLE	0xF5	/* reset and disable scanning */
6980cabfadSbellard #define KBD_CMD_RESET_ENABLE   	0xF6    /* reset and enable scanning */
7080cabfadSbellard #define KBD_CMD_RESET		0xFF	/* Reset */
7180cabfadSbellard 
7280cabfadSbellard /* Keyboard Replies */
7380cabfadSbellard #define KBD_REPLY_POR		0xAA	/* Power on reset */
7480cabfadSbellard #define KBD_REPLY_ACK		0xFA	/* Command ACK */
7580cabfadSbellard #define KBD_REPLY_RESEND	0xFE	/* Command NACK, send the cmd again */
7680cabfadSbellard 
7780cabfadSbellard /* Status Register Bits */
7880cabfadSbellard #define KBD_STAT_OBF 		0x01	/* Keyboard output buffer full */
7980cabfadSbellard #define KBD_STAT_IBF 		0x02	/* Keyboard input buffer full */
8080cabfadSbellard #define KBD_STAT_SELFTEST	0x04	/* Self test successful */
8180cabfadSbellard #define KBD_STAT_CMD		0x08	/* Last write was a command write (0=data) */
8280cabfadSbellard #define KBD_STAT_UNLOCKED	0x10	/* Zero if keyboard locked */
8380cabfadSbellard #define KBD_STAT_MOUSE_OBF	0x20	/* Mouse output buffer full */
8480cabfadSbellard #define KBD_STAT_GTO 		0x40	/* General receive/xmit timeout */
8580cabfadSbellard #define KBD_STAT_PERR 		0x80	/* Parity error */
8680cabfadSbellard 
8780cabfadSbellard /* Controller Mode Register Bits */
8880cabfadSbellard #define KBD_MODE_KBD_INT	0x01	/* Keyboard data generate IRQ1 */
8980cabfadSbellard #define KBD_MODE_MOUSE_INT	0x02	/* Mouse data generate IRQ12 */
9080cabfadSbellard #define KBD_MODE_SYS 		0x04	/* The system flag (?) */
9180cabfadSbellard #define KBD_MODE_NO_KEYLOCK	0x08	/* The keylock doesn't affect the keyboard if set */
9280cabfadSbellard #define KBD_MODE_DISABLE_KBD	0x10	/* Disable keyboard interface */
9380cabfadSbellard #define KBD_MODE_DISABLE_MOUSE	0x20	/* Disable mouse interface */
9480cabfadSbellard #define KBD_MODE_KCC 		0x40	/* Scan code conversion to PC format */
9580cabfadSbellard #define KBD_MODE_RFU		0x80
9680cabfadSbellard 
97956a3e6bSBlue Swirl /* Output Port Bits */
98956a3e6bSBlue Swirl #define KBD_OUT_RESET           0x01    /* 1=normal mode, 0=reset */
99956a3e6bSBlue Swirl #define KBD_OUT_A20             0x02    /* x86 only */
100956a3e6bSBlue Swirl #define KBD_OUT_OBF             0x10    /* Keyboard output buffer full */
101956a3e6bSBlue Swirl #define KBD_OUT_MOUSE_OBF       0x20    /* Mouse output buffer full */
102956a3e6bSBlue Swirl 
103d13c0404SPaolo Bonzini /* OSes typically write 0xdd/0xdf to turn the A20 line off and on.
104d13c0404SPaolo Bonzini  * We make the default value of the outport include these four bits,
105d13c0404SPaolo Bonzini  * so that the subsection is rarely necessary.
106d13c0404SPaolo Bonzini  */
107d13c0404SPaolo Bonzini #define KBD_OUT_ONES            0xcc
108d13c0404SPaolo Bonzini 
10980cabfadSbellard /* Mouse Commands */
11080cabfadSbellard #define AUX_SET_SCALE11		0xE6	/* Set 1:1 scaling */
11180cabfadSbellard #define AUX_SET_SCALE21		0xE7	/* Set 2:1 scaling */
11280cabfadSbellard #define AUX_SET_RES		0xE8	/* Set resolution */
11380cabfadSbellard #define AUX_GET_SCALE		0xE9	/* Get scaling factor */
11480cabfadSbellard #define AUX_SET_STREAM		0xEA	/* Set stream mode */
11580cabfadSbellard #define AUX_POLL		0xEB	/* Poll */
11680cabfadSbellard #define AUX_RESET_WRAP		0xEC	/* Reset wrap mode */
11780cabfadSbellard #define AUX_SET_WRAP		0xEE	/* Set wrap mode */
11880cabfadSbellard #define AUX_SET_REMOTE		0xF0	/* Set remote mode */
11980cabfadSbellard #define AUX_GET_TYPE		0xF2	/* Get type */
12080cabfadSbellard #define AUX_SET_SAMPLE		0xF3	/* Set sample rate */
12180cabfadSbellard #define AUX_ENABLE_DEV		0xF4	/* Enable aux device */
12280cabfadSbellard #define AUX_DISABLE_DEV		0xF5	/* Disable aux device */
12380cabfadSbellard #define AUX_SET_DEFAULT		0xF6
12480cabfadSbellard #define AUX_RESET		0xFF	/* Reset aux device */
12580cabfadSbellard #define AUX_ACK			0xFA	/* Command byte ACK. */
12680cabfadSbellard 
12780cabfadSbellard #define MOUSE_STATUS_REMOTE     0x40
12880cabfadSbellard #define MOUSE_STATUS_ENABLED    0x20
12980cabfadSbellard #define MOUSE_STATUS_SCALE21    0x10
13080cabfadSbellard 
131daa57963Sbellard #define KBD_PENDING_KBD         1
132daa57963Sbellard #define KBD_PENDING_AUX         2
13380cabfadSbellard 
13480cabfadSbellard typedef struct KBDState {
13580cabfadSbellard     uint8_t write_cmd; /* if non zero, write data to port 60 is expected */
13680cabfadSbellard     uint8_t status;
13780cabfadSbellard     uint8_t mode;
138956a3e6bSBlue Swirl     uint8_t outport;
139a28fe7e3SPavel Dovgalyuk     bool outport_present;
140daa57963Sbellard     /* Bitmask of devices with data available.  */
1417783e9f0Spbrook     uint8_t pending;
142daa57963Sbellard     void *kbd;
143daa57963Sbellard     void *mouse;
144b7678d96Sths 
145d537cf6cSpbrook     qemu_irq irq_kbd;
146d537cf6cSpbrook     qemu_irq irq_mouse;
1473115b9e2SEfimov Vasily     qemu_irq a20_out;
148a8170e5eSAvi Kivity     hwaddr mask;
14980cabfadSbellard } KBDState;
15080cabfadSbellard 
15180cabfadSbellard /* XXX: not generating the irqs if KBD_MODE_DISABLE_KBD is set may be
15280cabfadSbellard    incorrect, but it avoids having to simulate exact delays */
153*c3c4a961SVolker Rümelin static void kbd_update_irq_lines(KBDState *s)
15480cabfadSbellard {
155b7678d96Sths     int irq_kbd_level, irq_mouse_level;
15680cabfadSbellard 
157b7678d96Sths     irq_kbd_level = 0;
158b7678d96Sths     irq_mouse_level = 0;
159*c3c4a961SVolker Rümelin 
160*c3c4a961SVolker Rümelin     if (s->status & KBD_STAT_OBF) {
161*c3c4a961SVolker Rümelin         if (s->status & KBD_STAT_MOUSE_OBF) {
162*c3c4a961SVolker Rümelin             if (s->mode & KBD_MODE_MOUSE_INT) {
163*c3c4a961SVolker Rümelin                 irq_mouse_level = 1;
164*c3c4a961SVolker Rümelin             }
165*c3c4a961SVolker Rümelin         } else {
166*c3c4a961SVolker Rümelin             if ((s->mode & KBD_MODE_KBD_INT) &&
167*c3c4a961SVolker Rümelin                 !(s->mode & KBD_MODE_DISABLE_KBD)) {
168*c3c4a961SVolker Rümelin                 irq_kbd_level = 1;
169*c3c4a961SVolker Rümelin             }
170*c3c4a961SVolker Rümelin         }
171*c3c4a961SVolker Rümelin     }
172*c3c4a961SVolker Rümelin     qemu_set_irq(s->irq_kbd, irq_kbd_level);
173*c3c4a961SVolker Rümelin     qemu_set_irq(s->irq_mouse, irq_mouse_level);
174*c3c4a961SVolker Rümelin }
175*c3c4a961SVolker Rümelin 
176*c3c4a961SVolker Rümelin /* update irq and KBD_STAT_[MOUSE_]OBF */
177*c3c4a961SVolker Rümelin static void kbd_update_irq(KBDState *s)
178*c3c4a961SVolker Rümelin {
17980cabfadSbellard     s->status &= ~(KBD_STAT_OBF | KBD_STAT_MOUSE_OBF);
180956a3e6bSBlue Swirl     s->outport &= ~(KBD_OUT_OBF | KBD_OUT_MOUSE_OBF);
181daa57963Sbellard     if (s->pending) {
18280cabfadSbellard         s->status |= KBD_STAT_OBF;
183956a3e6bSBlue Swirl         s->outport |= KBD_OUT_OBF;
184b92bb99bSths         /* kbd data takes priority over aux data.  */
185daa57963Sbellard         if (s->pending == KBD_PENDING_AUX) {
18680cabfadSbellard             s->status |= KBD_STAT_MOUSE_OBF;
187956a3e6bSBlue Swirl             s->outport |= KBD_OUT_MOUSE_OBF;
18880cabfadSbellard         }
18980cabfadSbellard     }
190*c3c4a961SVolker Rümelin     kbd_update_irq_lines(s);
19180cabfadSbellard }
19280cabfadSbellard 
193daa57963Sbellard static void kbd_update_kbd_irq(void *opaque, int level)
19480cabfadSbellard {
195daa57963Sbellard     KBDState *s = (KBDState *)opaque;
19680cabfadSbellard 
197daa57963Sbellard     if (level)
198daa57963Sbellard         s->pending |= KBD_PENDING_KBD;
19980cabfadSbellard     else
200daa57963Sbellard         s->pending &= ~KBD_PENDING_KBD;
20180cabfadSbellard     kbd_update_irq(s);
20280cabfadSbellard }
20380cabfadSbellard 
204daa57963Sbellard static void kbd_update_aux_irq(void *opaque, int level)
20580cabfadSbellard {
206daa57963Sbellard     KBDState *s = (KBDState *)opaque;
207daa57963Sbellard 
208daa57963Sbellard     if (level)
209daa57963Sbellard         s->pending |= KBD_PENDING_AUX;
210daa57963Sbellard     else
211daa57963Sbellard         s->pending &= ~KBD_PENDING_AUX;
212daa57963Sbellard     kbd_update_irq(s);
21380cabfadSbellard }
21480cabfadSbellard 
215d540bfe0SAlexander Graf static uint64_t kbd_read_status(void *opaque, hwaddr addr,
216d540bfe0SAlexander Graf                                 unsigned size)
21780cabfadSbellard {
218b41a2cd1Sbellard     KBDState *s = opaque;
21980cabfadSbellard     int val;
22080cabfadSbellard     val = s->status;
22165b182c3SDr. David Alan Gilbert     trace_pckbd_kbd_read_status(val);
22280cabfadSbellard     return val;
22380cabfadSbellard }
22480cabfadSbellard 
225daa57963Sbellard static void kbd_queue(KBDState *s, int b, int aux)
226daa57963Sbellard {
227daa57963Sbellard     if (aux)
228daa57963Sbellard         ps2_queue(s->mouse, b);
229daa57963Sbellard     else
230daa57963Sbellard         ps2_queue(s->kbd, b);
231daa57963Sbellard }
232daa57963Sbellard 
2334b78a802SBlue Swirl static void outport_write(KBDState *s, uint32_t val)
234956a3e6bSBlue Swirl {
23565b182c3SDr. David Alan Gilbert     trace_pckbd_outport_write(val);
236956a3e6bSBlue Swirl     s->outport = val;
2373115b9e2SEfimov Vasily     qemu_set_irq(s->a20_out, (val >> 1) & 1);
238956a3e6bSBlue Swirl     if (!(val & 1)) {
239cf83f140SEric Blake         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
240956a3e6bSBlue Swirl     }
241956a3e6bSBlue Swirl }
242956a3e6bSBlue Swirl 
243d540bfe0SAlexander Graf static void kbd_write_command(void *opaque, hwaddr addr,
244d540bfe0SAlexander Graf                               uint64_t val, unsigned size)
24580cabfadSbellard {
246b41a2cd1Sbellard     KBDState *s = opaque;
24780cabfadSbellard 
24865b182c3SDr. David Alan Gilbert     trace_pckbd_kbd_write_command(val);
2495ccaa4ceSBernhard Kohl 
2505ccaa4ceSBernhard Kohl     /* Bits 3-0 of the output port P2 of the keyboard controller may be pulsed
2515ccaa4ceSBernhard Kohl      * low for approximately 6 micro seconds. Bits 3-0 of the KBD_CCMD_PULSE
2525ccaa4ceSBernhard Kohl      * command specify the output port bits to be pulsed.
2535ccaa4ceSBernhard Kohl      * 0: Bit should be pulsed. 1: Bit should not be modified.
2545ccaa4ceSBernhard Kohl      * The only useful version of this command is pulsing bit 0,
2555ccaa4ceSBernhard Kohl      * which does a CPU reset.
2565ccaa4ceSBernhard Kohl      */
2575ccaa4ceSBernhard Kohl     if((val & KBD_CCMD_PULSE_BITS_3_0) == KBD_CCMD_PULSE_BITS_3_0) {
2585ccaa4ceSBernhard Kohl         if(!(val & 1))
2595ccaa4ceSBernhard Kohl             val = KBD_CCMD_RESET;
2605ccaa4ceSBernhard Kohl         else
2615ccaa4ceSBernhard Kohl             val = KBD_CCMD_NO_OP;
2625ccaa4ceSBernhard Kohl     }
2635ccaa4ceSBernhard Kohl 
26480cabfadSbellard     switch(val) {
26580cabfadSbellard     case KBD_CCMD_READ_MODE:
266889bec69Sbalrog         kbd_queue(s, s->mode, 0);
26780cabfadSbellard         break;
26880cabfadSbellard     case KBD_CCMD_WRITE_MODE:
26980cabfadSbellard     case KBD_CCMD_WRITE_OBUF:
27080cabfadSbellard     case KBD_CCMD_WRITE_AUX_OBUF:
27180cabfadSbellard     case KBD_CCMD_WRITE_MOUSE:
27280cabfadSbellard     case KBD_CCMD_WRITE_OUTPORT:
27380cabfadSbellard         s->write_cmd = val;
27480cabfadSbellard         break;
27580cabfadSbellard     case KBD_CCMD_MOUSE_DISABLE:
27680cabfadSbellard         s->mode |= KBD_MODE_DISABLE_MOUSE;
27780cabfadSbellard         break;
27880cabfadSbellard     case KBD_CCMD_MOUSE_ENABLE:
27980cabfadSbellard         s->mode &= ~KBD_MODE_DISABLE_MOUSE;
28080cabfadSbellard         break;
28180cabfadSbellard     case KBD_CCMD_TEST_MOUSE:
28280cabfadSbellard         kbd_queue(s, 0x00, 0);
28380cabfadSbellard         break;
28480cabfadSbellard     case KBD_CCMD_SELF_TEST:
28580cabfadSbellard         s->status |= KBD_STAT_SELFTEST;
28680cabfadSbellard         kbd_queue(s, 0x55, 0);
28780cabfadSbellard         break;
28880cabfadSbellard     case KBD_CCMD_KBD_TEST:
28980cabfadSbellard         kbd_queue(s, 0x00, 0);
29080cabfadSbellard         break;
29180cabfadSbellard     case KBD_CCMD_KBD_DISABLE:
29280cabfadSbellard         s->mode |= KBD_MODE_DISABLE_KBD;
29380cabfadSbellard         kbd_update_irq(s);
29480cabfadSbellard         break;
29580cabfadSbellard     case KBD_CCMD_KBD_ENABLE:
29680cabfadSbellard         s->mode &= ~KBD_MODE_DISABLE_KBD;
29780cabfadSbellard         kbd_update_irq(s);
29880cabfadSbellard         break;
29980cabfadSbellard     case KBD_CCMD_READ_INPORT:
300f1b7e0e4SHervé Poussineau         kbd_queue(s, 0x80, 0);
30180cabfadSbellard         break;
30280cabfadSbellard     case KBD_CCMD_READ_OUTPORT:
303956a3e6bSBlue Swirl         kbd_queue(s, s->outport, 0);
30480cabfadSbellard         break;
30580cabfadSbellard     case KBD_CCMD_ENABLE_A20:
3063115b9e2SEfimov Vasily         qemu_irq_raise(s->a20_out);
307956a3e6bSBlue Swirl         s->outport |= KBD_OUT_A20;
30880cabfadSbellard         break;
30980cabfadSbellard     case KBD_CCMD_DISABLE_A20:
3103115b9e2SEfimov Vasily         qemu_irq_lower(s->a20_out);
311956a3e6bSBlue Swirl         s->outport &= ~KBD_OUT_A20;
31280cabfadSbellard         break;
31380cabfadSbellard     case KBD_CCMD_RESET:
314cf83f140SEric Blake         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
31580cabfadSbellard         break;
3165ccaa4ceSBernhard Kohl     case KBD_CCMD_NO_OP:
3175ccaa4ceSBernhard Kohl         /* ignore that */
31880cabfadSbellard         break;
31980cabfadSbellard     default:
320c2e846bbSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR,
321c2e846bbSPhilippe Mathieu-Daudé                       "unsupported keyboard cmd=0x%02" PRIx64 "\n", val);
32280cabfadSbellard         break;
32380cabfadSbellard     }
32480cabfadSbellard }
32580cabfadSbellard 
326d540bfe0SAlexander Graf static uint64_t kbd_read_data(void *opaque, hwaddr addr,
327d540bfe0SAlexander Graf                               unsigned size)
32880cabfadSbellard {
329b41a2cd1Sbellard     KBDState *s = opaque;
330e41c0f26Sbalrog     uint32_t val;
33180cabfadSbellard 
332daa57963Sbellard     if (s->pending == KBD_PENDING_AUX)
333e41c0f26Sbalrog         val = ps2_read_data(s->mouse);
334e41c0f26Sbalrog     else
335e41c0f26Sbalrog         val = ps2_read_data(s->kbd);
33680cabfadSbellard 
33765b182c3SDr. David Alan Gilbert     trace_pckbd_kbd_read_data(val);
338e41c0f26Sbalrog     return val;
33980cabfadSbellard }
34080cabfadSbellard 
341d540bfe0SAlexander Graf static void kbd_write_data(void *opaque, hwaddr addr,
342d540bfe0SAlexander Graf                            uint64_t val, unsigned size)
34380cabfadSbellard {
344b41a2cd1Sbellard     KBDState *s = opaque;
34580cabfadSbellard 
34665b182c3SDr. David Alan Gilbert     trace_pckbd_kbd_write_data(val);
34780cabfadSbellard 
34880cabfadSbellard     switch(s->write_cmd) {
34980cabfadSbellard     case 0:
350daa57963Sbellard         ps2_write_keyboard(s->kbd, val);
35180cabfadSbellard         break;
35280cabfadSbellard     case KBD_CCMD_WRITE_MODE:
35380cabfadSbellard         s->mode = val;
354f94f5d71Spbrook         ps2_keyboard_set_translation(s->kbd, (s->mode & KBD_MODE_KCC) != 0);
355daa57963Sbellard         /* ??? */
35680cabfadSbellard         kbd_update_irq(s);
35780cabfadSbellard         break;
35880cabfadSbellard     case KBD_CCMD_WRITE_OBUF:
35980cabfadSbellard         kbd_queue(s, val, 0);
36080cabfadSbellard         break;
36180cabfadSbellard     case KBD_CCMD_WRITE_AUX_OBUF:
36280cabfadSbellard         kbd_queue(s, val, 1);
36380cabfadSbellard         break;
36480cabfadSbellard     case KBD_CCMD_WRITE_OUTPORT:
3654b78a802SBlue Swirl         outport_write(s, val);
36680cabfadSbellard         break;
36780cabfadSbellard     case KBD_CCMD_WRITE_MOUSE:
368daa57963Sbellard         ps2_write_mouse(s->mouse, val);
36980cabfadSbellard         break;
37080cabfadSbellard     default:
37180cabfadSbellard         break;
37280cabfadSbellard     }
37380cabfadSbellard     s->write_cmd = 0;
37480cabfadSbellard }
37580cabfadSbellard 
376d7d02e3cSbellard static void kbd_reset(void *opaque)
37780cabfadSbellard {
378d7d02e3cSbellard     KBDState *s = opaque;
37980cabfadSbellard 
38080cabfadSbellard     s->mode = KBD_MODE_KBD_INT | KBD_MODE_MOUSE_INT;
38180cabfadSbellard     s->status = KBD_STAT_CMD | KBD_STAT_UNLOCKED;
382d13c0404SPaolo Bonzini     s->outport = KBD_OUT_RESET | KBD_OUT_A20 | KBD_OUT_ONES;
383a28fe7e3SPavel Dovgalyuk     s->outport_present = false;
384a28fe7e3SPavel Dovgalyuk }
385a28fe7e3SPavel Dovgalyuk 
386a28fe7e3SPavel Dovgalyuk static uint8_t kbd_outport_default(KBDState *s)
387a28fe7e3SPavel Dovgalyuk {
388d13c0404SPaolo Bonzini     return KBD_OUT_RESET | KBD_OUT_A20 | KBD_OUT_ONES
389a28fe7e3SPavel Dovgalyuk            | (s->status & KBD_STAT_OBF ? KBD_OUT_OBF : 0)
390a28fe7e3SPavel Dovgalyuk            | (s->status & KBD_STAT_MOUSE_OBF ? KBD_OUT_MOUSE_OBF : 0);
391a28fe7e3SPavel Dovgalyuk }
392a28fe7e3SPavel Dovgalyuk 
393a28fe7e3SPavel Dovgalyuk static int kbd_outport_post_load(void *opaque, int version_id)
394a28fe7e3SPavel Dovgalyuk {
395a28fe7e3SPavel Dovgalyuk     KBDState *s = opaque;
396a28fe7e3SPavel Dovgalyuk     s->outport_present = true;
397a28fe7e3SPavel Dovgalyuk     return 0;
398a28fe7e3SPavel Dovgalyuk }
399a28fe7e3SPavel Dovgalyuk 
400a28fe7e3SPavel Dovgalyuk static bool kbd_outport_needed(void *opaque)
401a28fe7e3SPavel Dovgalyuk {
402a28fe7e3SPavel Dovgalyuk     KBDState *s = opaque;
403a28fe7e3SPavel Dovgalyuk     return s->outport != kbd_outport_default(s);
404a28fe7e3SPavel Dovgalyuk }
405a28fe7e3SPavel Dovgalyuk 
4065cd8cadaSJuan Quintela static const VMStateDescription vmstate_kbd_outport = {
4075cd8cadaSJuan Quintela     .name = "pckbd_outport",
4085cd8cadaSJuan Quintela     .version_id = 1,
4095cd8cadaSJuan Quintela     .minimum_version_id = 1,
4105cd8cadaSJuan Quintela     .post_load = kbd_outport_post_load,
4115cd8cadaSJuan Quintela     .needed = kbd_outport_needed,
4125cd8cadaSJuan Quintela     .fields = (VMStateField[]) {
4135cd8cadaSJuan Quintela         VMSTATE_UINT8(outport, KBDState),
4145cd8cadaSJuan Quintela         VMSTATE_END_OF_LIST()
4155cd8cadaSJuan Quintela     }
4165cd8cadaSJuan Quintela };
4175cd8cadaSJuan Quintela 
418a28fe7e3SPavel Dovgalyuk static int kbd_post_load(void *opaque, int version_id)
419a28fe7e3SPavel Dovgalyuk {
420a28fe7e3SPavel Dovgalyuk     KBDState *s = opaque;
421a28fe7e3SPavel Dovgalyuk     if (!s->outport_present) {
422a28fe7e3SPavel Dovgalyuk         s->outport = kbd_outport_default(s);
423a28fe7e3SPavel Dovgalyuk     }
424a28fe7e3SPavel Dovgalyuk     s->outport_present = false;
425a28fe7e3SPavel Dovgalyuk     return 0;
42680cabfadSbellard }
42780cabfadSbellard 
4283c619b59SJuan Quintela static const VMStateDescription vmstate_kbd = {
4293c619b59SJuan Quintela     .name = "pckbd",
4303c619b59SJuan Quintela     .version_id = 3,
4313c619b59SJuan Quintela     .minimum_version_id = 3,
432a28fe7e3SPavel Dovgalyuk     .post_load = kbd_post_load,
4333c619b59SJuan Quintela     .fields = (VMStateField[]) {
4343c619b59SJuan Quintela         VMSTATE_UINT8(write_cmd, KBDState),
4353c619b59SJuan Quintela         VMSTATE_UINT8(status, KBDState),
4363c619b59SJuan Quintela         VMSTATE_UINT8(mode, KBDState),
4373c619b59SJuan Quintela         VMSTATE_UINT8(pending, KBDState),
4383c619b59SJuan Quintela         VMSTATE_END_OF_LIST()
439a28fe7e3SPavel Dovgalyuk     },
4405cd8cadaSJuan Quintela     .subsections = (const VMStateDescription*[]) {
4415cd8cadaSJuan Quintela         &vmstate_kbd_outport,
4425cd8cadaSJuan Quintela         NULL
443675376f2Sbellard     }
4443c619b59SJuan Quintela };
445675376f2Sbellard 
446b92bb99bSths /* Memory mapped interface */
4475876503cSPeter Maydell static uint64_t kbd_mm_readfn(void *opaque, hwaddr addr, unsigned size)
448b92bb99bSths {
449b92bb99bSths     KBDState *s = opaque;
450b92bb99bSths 
4514efbe58fSaurel32     if (addr & s->mask)
452d540bfe0SAlexander Graf         return kbd_read_status(s, 0, 1) & 0xff;
4534efbe58fSaurel32     else
454d540bfe0SAlexander Graf         return kbd_read_data(s, 0, 1) & 0xff;
455b92bb99bSths }
456b92bb99bSths 
4575876503cSPeter Maydell static void kbd_mm_writefn(void *opaque, hwaddr addr,
4585876503cSPeter Maydell                            uint64_t value, unsigned size)
459b92bb99bSths {
460b92bb99bSths     KBDState *s = opaque;
461b92bb99bSths 
4624efbe58fSaurel32     if (addr & s->mask)
463d540bfe0SAlexander Graf         kbd_write_command(s, 0, value & 0xff, 1);
4644efbe58fSaurel32     else
465d540bfe0SAlexander Graf         kbd_write_data(s, 0, value & 0xff, 1);
466b92bb99bSths }
467b92bb99bSths 
4685876503cSPeter Maydell 
469dbff76acSRichard Henderson static const MemoryRegionOps i8042_mmio_ops = {
4705876503cSPeter Maydell     .read = kbd_mm_readfn,
4715876503cSPeter Maydell     .write = kbd_mm_writefn,
4725876503cSPeter Maydell     .valid.min_access_size = 1,
4735876503cSPeter Maydell     .valid.max_access_size = 4,
474dbff76acSRichard Henderson     .endianness = DEVICE_NATIVE_ENDIAN,
475b92bb99bSths };
476b92bb99bSths 
47771db710fSblueswir1 void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
478dbff76acSRichard Henderson                    MemoryRegion *region, ram_addr_t size,
479a8170e5eSAvi Kivity                    hwaddr mask)
480b92bb99bSths {
4817267c094SAnthony Liguori     KBDState *s = g_malloc0(sizeof(KBDState));
482b92bb99bSths 
483b92bb99bSths     s->irq_kbd = kbd_irq;
484b92bb99bSths     s->irq_mouse = mouse_irq;
4854efbe58fSaurel32     s->mask = mask;
486b92bb99bSths 
4870be71e32SAlex Williamson     vmstate_register(NULL, 0, &vmstate_kbd, s);
488dbff76acSRichard Henderson 
4892c9b15caSPaolo Bonzini     memory_region_init_io(region, NULL, &i8042_mmio_ops, s, "i8042", size);
490b92bb99bSths 
491b92bb99bSths     s->kbd = ps2_kbd_init(kbd_update_kbd_irq, s);
492b92bb99bSths     s->mouse = ps2_mouse_init(kbd_update_aux_irq, s);
493a08d4367SJan Kiszka     qemu_register_reset(kbd_reset, s);
494b92bb99bSths }
495da85ccfbSGerd Hoffmann 
4960fe4bb32SMarc-André Lureau struct ISAKBDState {
497a2e0b863SAndreas Färber     ISADevice parent_obj;
498a2e0b863SAndreas Färber 
499da85ccfbSGerd Hoffmann     KBDState kbd;
500dbff76acSRichard Henderson     MemoryRegion io[2];
5010fe4bb32SMarc-André Lureau };
502da85ccfbSGerd Hoffmann 
5030fe4bb32SMarc-André Lureau void i8042_isa_mouse_fake_event(ISAKBDState *isa)
504956a3e6bSBlue Swirl {
505a2e0b863SAndreas Färber     KBDState *s = &isa->kbd;
506956a3e6bSBlue Swirl 
507956a3e6bSBlue Swirl     ps2_mouse_fake_event(s->mouse);
508956a3e6bSBlue Swirl }
509956a3e6bSBlue Swirl 
510d80fe99dSMarc-André Lureau void i8042_setup_a20_line(ISADevice *dev, qemu_irq a20_out)
511956a3e6bSBlue Swirl {
512d80fe99dSMarc-André Lureau     qdev_connect_gpio_out_named(DEVICE(dev), I8042_A20_LINE, 0, a20_out);
513956a3e6bSBlue Swirl }
514956a3e6bSBlue Swirl 
515d05ac8faSBlue Swirl static const VMStateDescription vmstate_kbd_isa = {
516be73cfe2SJuan Quintela     .name = "pckbd",
517be73cfe2SJuan Quintela     .version_id = 3,
518be73cfe2SJuan Quintela     .minimum_version_id = 3,
519be73cfe2SJuan Quintela     .fields = (VMStateField[]) {
520be73cfe2SJuan Quintela         VMSTATE_STRUCT(kbd, ISAKBDState, 0, vmstate_kbd, KBDState),
521be73cfe2SJuan Quintela         VMSTATE_END_OF_LIST()
522be73cfe2SJuan Quintela     }
523be73cfe2SJuan Quintela };
524be73cfe2SJuan Quintela 
525dbff76acSRichard Henderson static const MemoryRegionOps i8042_data_ops = {
526d540bfe0SAlexander Graf     .read = kbd_read_data,
527d540bfe0SAlexander Graf     .write = kbd_write_data,
528d540bfe0SAlexander Graf     .impl = {
529d540bfe0SAlexander Graf         .min_access_size = 1,
530d540bfe0SAlexander Graf         .max_access_size = 1,
531d540bfe0SAlexander Graf     },
532d540bfe0SAlexander Graf     .endianness = DEVICE_LITTLE_ENDIAN,
533dbff76acSRichard Henderson };
534dbff76acSRichard Henderson 
535dbff76acSRichard Henderson static const MemoryRegionOps i8042_cmd_ops = {
536d540bfe0SAlexander Graf     .read = kbd_read_status,
537d540bfe0SAlexander Graf     .write = kbd_write_command,
538d540bfe0SAlexander Graf     .impl = {
539d540bfe0SAlexander Graf         .min_access_size = 1,
540d540bfe0SAlexander Graf         .max_access_size = 1,
541d540bfe0SAlexander Graf     },
542d540bfe0SAlexander Graf     .endianness = DEVICE_LITTLE_ENDIAN,
543dbff76acSRichard Henderson };
544dbff76acSRichard Henderson 
545db895a1eSAndreas Färber static void i8042_initfn(Object *obj)
546da85ccfbSGerd Hoffmann {
547db895a1eSAndreas Färber     ISAKBDState *isa_s = I8042(obj);
548db895a1eSAndreas Färber     KBDState *s = &isa_s->kbd;
549db895a1eSAndreas Färber 
5501437c94bSPaolo Bonzini     memory_region_init_io(isa_s->io + 0, obj, &i8042_data_ops, s,
5511437c94bSPaolo Bonzini                           "i8042-data", 1);
5521437c94bSPaolo Bonzini     memory_region_init_io(isa_s->io + 1, obj, &i8042_cmd_ops, s,
5531437c94bSPaolo Bonzini                           "i8042-cmd", 1);
5543115b9e2SEfimov Vasily 
5553115b9e2SEfimov Vasily     qdev_init_gpio_out_named(DEVICE(obj), &s->a20_out, I8042_A20_LINE, 1);
556db895a1eSAndreas Färber }
557db895a1eSAndreas Färber 
558db895a1eSAndreas Färber static void i8042_realizefn(DeviceState *dev, Error **errp)
559db895a1eSAndreas Färber {
560db895a1eSAndreas Färber     ISADevice *isadev = ISA_DEVICE(dev);
561a2e0b863SAndreas Färber     ISAKBDState *isa_s = I8042(dev);
562dbff76acSRichard Henderson     KBDState *s = &isa_s->kbd;
563da85ccfbSGerd Hoffmann 
564db895a1eSAndreas Färber     isa_init_irq(isadev, &s->irq_kbd, 1);
565db895a1eSAndreas Färber     isa_init_irq(isadev, &s->irq_mouse, 12);
566da85ccfbSGerd Hoffmann 
567db895a1eSAndreas Färber     isa_register_ioport(isadev, isa_s->io + 0, 0x60);
568db895a1eSAndreas Färber     isa_register_ioport(isadev, isa_s->io + 1, 0x64);
569da85ccfbSGerd Hoffmann 
570da85ccfbSGerd Hoffmann     s->kbd = ps2_kbd_init(kbd_update_kbd_irq, s);
571da85ccfbSGerd Hoffmann     s->mouse = ps2_mouse_init(kbd_update_aux_irq, s);
572da85ccfbSGerd Hoffmann     qemu_register_reset(kbd_reset, s);
573da85ccfbSGerd Hoffmann }
574da85ccfbSGerd Hoffmann 
575df0f3d13SGerd Hoffmann static void i8042_build_aml(ISADevice *isadev, Aml *scope)
576df0f3d13SGerd Hoffmann {
577df0f3d13SGerd Hoffmann     Aml *kbd;
578df0f3d13SGerd Hoffmann     Aml *mou;
579df0f3d13SGerd Hoffmann     Aml *crs;
580df0f3d13SGerd Hoffmann 
581df0f3d13SGerd Hoffmann     crs = aml_resource_template();
582df0f3d13SGerd Hoffmann     aml_append(crs, aml_io(AML_DECODE16, 0x0060, 0x0060, 0x01, 0x01));
583df0f3d13SGerd Hoffmann     aml_append(crs, aml_io(AML_DECODE16, 0x0064, 0x0064, 0x01, 0x01));
584df0f3d13SGerd Hoffmann     aml_append(crs, aml_irq_no_flags(1));
585df0f3d13SGerd Hoffmann 
586df0f3d13SGerd Hoffmann     kbd = aml_device("KBD");
587df0f3d13SGerd Hoffmann     aml_append(kbd, aml_name_decl("_HID", aml_eisaid("PNP0303")));
588df0f3d13SGerd Hoffmann     aml_append(kbd, aml_name_decl("_STA", aml_int(0xf)));
589df0f3d13SGerd Hoffmann     aml_append(kbd, aml_name_decl("_CRS", crs));
590df0f3d13SGerd Hoffmann 
591df0f3d13SGerd Hoffmann     crs = aml_resource_template();
592df0f3d13SGerd Hoffmann     aml_append(crs, aml_irq_no_flags(12));
593df0f3d13SGerd Hoffmann 
594df0f3d13SGerd Hoffmann     mou = aml_device("MOU");
595df0f3d13SGerd Hoffmann     aml_append(mou, aml_name_decl("_HID", aml_eisaid("PNP0F13")));
596df0f3d13SGerd Hoffmann     aml_append(mou, aml_name_decl("_STA", aml_int(0xf)));
597df0f3d13SGerd Hoffmann     aml_append(mou, aml_name_decl("_CRS", crs));
598df0f3d13SGerd Hoffmann 
599df0f3d13SGerd Hoffmann     aml_append(scope, kbd);
600df0f3d13SGerd Hoffmann     aml_append(scope, mou);
601df0f3d13SGerd Hoffmann }
602df0f3d13SGerd Hoffmann 
6038f04ee08SAnthony Liguori static void i8042_class_initfn(ObjectClass *klass, void *data)
6048f04ee08SAnthony Liguori {
60539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
606df0f3d13SGerd Hoffmann     ISADeviceClass *isa = ISA_DEVICE_CLASS(klass);
607db895a1eSAndreas Färber 
608db895a1eSAndreas Färber     dc->realize = i8042_realizefn;
60939bffca2SAnthony Liguori     dc->vmsd = &vmstate_kbd_isa;
610df0f3d13SGerd Hoffmann     isa->build_aml = i8042_build_aml;
611cbe9ed73Skumar sourav     set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
6128f04ee08SAnthony Liguori }
6138f04ee08SAnthony Liguori 
6148c43a6f0SAndreas Färber static const TypeInfo i8042_info = {
615a2e0b863SAndreas Färber     .name          = TYPE_I8042,
61639bffca2SAnthony Liguori     .parent        = TYPE_ISA_DEVICE,
61739bffca2SAnthony Liguori     .instance_size = sizeof(ISAKBDState),
618db895a1eSAndreas Färber     .instance_init = i8042_initfn,
6198f04ee08SAnthony Liguori     .class_init    = i8042_class_initfn,
620da85ccfbSGerd Hoffmann };
621da85ccfbSGerd Hoffmann 
62283f7d43aSAndreas Färber static void i8042_register_types(void)
623da85ccfbSGerd Hoffmann {
62439bffca2SAnthony Liguori     type_register_static(&i8042_info);
625da85ccfbSGerd Hoffmann }
62683f7d43aSAndreas Färber 
62783f7d43aSAndreas Färber type_init(i8042_register_types)
628