12a6505b0SSven Schnelle /* 22a6505b0SSven Schnelle * QEMU HP Lasi PS/2 interface emulation 32a6505b0SSven Schnelle * 42a6505b0SSven Schnelle * Copyright (c) 2019 Sven Schnelle 52a6505b0SSven Schnelle * 62a6505b0SSven Schnelle * Permission is hereby granted, free of charge, to any person obtaining a copy 72a6505b0SSven Schnelle * of this software and associated documentation files (the "Software"), to deal 82a6505b0SSven Schnelle * in the Software without restriction, including without limitation the rights 92a6505b0SSven Schnelle * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 102a6505b0SSven Schnelle * copies of the Software, and to permit persons to whom the Software is 112a6505b0SSven Schnelle * furnished to do so, subject to the following conditions: 122a6505b0SSven Schnelle * 132a6505b0SSven Schnelle * The above copyright notice and this permission notice shall be included in 142a6505b0SSven Schnelle * all copies or substantial portions of the Software. 152a6505b0SSven Schnelle * 162a6505b0SSven Schnelle * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 172a6505b0SSven Schnelle * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 182a6505b0SSven Schnelle * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 192a6505b0SSven Schnelle * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 202a6505b0SSven Schnelle * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 212a6505b0SSven Schnelle * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 222a6505b0SSven Schnelle * THE SOFTWARE. 232a6505b0SSven Schnelle */ 242a6505b0SSven Schnelle #include "qemu/osdep.h" 252a6505b0SSven Schnelle #include "qemu/log.h" 262a6505b0SSven Schnelle #include "hw/qdev-properties.h" 272a6505b0SSven Schnelle #include "hw/input/ps2.h" 282a6505b0SSven Schnelle #include "hw/input/lasips2.h" 292a6505b0SSven Schnelle #include "exec/hwaddr.h" 302a6505b0SSven Schnelle #include "trace.h" 312a6505b0SSven Schnelle #include "exec/address-spaces.h" 322a6505b0SSven Schnelle #include "migration/vmstate.h" 332a6505b0SSven Schnelle #include "hw/irq.h" 342a6505b0SSven Schnelle 352a6505b0SSven Schnelle 362a6505b0SSven Schnelle struct LASIPS2State; 372a6505b0SSven Schnelle typedef struct LASIPS2Port { 382a6505b0SSven Schnelle struct LASIPS2State *parent; 392a6505b0SSven Schnelle MemoryRegion reg; 402a6505b0SSven Schnelle void *dev; 412a6505b0SSven Schnelle uint8_t id; 422a6505b0SSven Schnelle uint8_t control; 432a6505b0SSven Schnelle uint8_t buf; 442a6505b0SSven Schnelle bool loopback_rbne; 452a6505b0SSven Schnelle bool irq; 462a6505b0SSven Schnelle } LASIPS2Port; 472a6505b0SSven Schnelle 482a6505b0SSven Schnelle typedef struct LASIPS2State { 492a6505b0SSven Schnelle LASIPS2Port kbd; 502a6505b0SSven Schnelle LASIPS2Port mouse; 512a6505b0SSven Schnelle qemu_irq irq; 522a6505b0SSven Schnelle } LASIPS2State; 532a6505b0SSven Schnelle 542a6505b0SSven Schnelle static const VMStateDescription vmstate_lasips2 = { 552a6505b0SSven Schnelle .name = "lasips2", 562a6505b0SSven Schnelle .version_id = 0, 572a6505b0SSven Schnelle .minimum_version_id = 0, 582a6505b0SSven Schnelle .fields = (VMStateField[]) { 592a6505b0SSven Schnelle VMSTATE_UINT8(kbd.control, LASIPS2State), 602a6505b0SSven Schnelle VMSTATE_UINT8(kbd.id, LASIPS2State), 612a6505b0SSven Schnelle VMSTATE_BOOL(kbd.irq, LASIPS2State), 622a6505b0SSven Schnelle VMSTATE_UINT8(mouse.control, LASIPS2State), 632a6505b0SSven Schnelle VMSTATE_UINT8(mouse.id, LASIPS2State), 642a6505b0SSven Schnelle VMSTATE_BOOL(mouse.irq, LASIPS2State), 652a6505b0SSven Schnelle VMSTATE_END_OF_LIST() 662a6505b0SSven Schnelle } 672a6505b0SSven Schnelle }; 682a6505b0SSven Schnelle 692a6505b0SSven Schnelle typedef enum { 702a6505b0SSven Schnelle REG_PS2_ID = 0, 712a6505b0SSven Schnelle REG_PS2_RCVDATA = 4, 722a6505b0SSven Schnelle REG_PS2_CONTROL = 8, 732a6505b0SSven Schnelle REG_PS2_STATUS = 12, 742a6505b0SSven Schnelle } lasips2_read_reg_t; 752a6505b0SSven Schnelle 762a6505b0SSven Schnelle typedef enum { 772a6505b0SSven Schnelle REG_PS2_RESET = 0, 782a6505b0SSven Schnelle REG_PS2_XMTDATA = 4, 792a6505b0SSven Schnelle } lasips2_write_reg_t; 802a6505b0SSven Schnelle 812a6505b0SSven Schnelle typedef enum { 822a6505b0SSven Schnelle LASIPS2_CONTROL_ENABLE = 0x01, 832a6505b0SSven Schnelle LASIPS2_CONTROL_LOOPBACK = 0x02, 842a6505b0SSven Schnelle LASIPS2_CONTROL_DIAG = 0x20, 852a6505b0SSven Schnelle LASIPS2_CONTROL_DATDIR = 0x40, 862a6505b0SSven Schnelle LASIPS2_CONTROL_CLKDIR = 0x80, 872a6505b0SSven Schnelle } lasips2_control_reg_t; 882a6505b0SSven Schnelle 892a6505b0SSven Schnelle typedef enum { 902a6505b0SSven Schnelle LASIPS2_STATUS_RBNE = 0x01, 912a6505b0SSven Schnelle LASIPS2_STATUS_TBNE = 0x02, 922a6505b0SSven Schnelle LASIPS2_STATUS_TERR = 0x04, 932a6505b0SSven Schnelle LASIPS2_STATUS_PERR = 0x08, 942a6505b0SSven Schnelle LASIPS2_STATUS_CMPINTR = 0x10, 952a6505b0SSven Schnelle LASIPS2_STATUS_DATSHD = 0x40, 962a6505b0SSven Schnelle LASIPS2_STATUS_CLKSHD = 0x80, 972a6505b0SSven Schnelle } lasips2_status_reg_t; 982a6505b0SSven Schnelle 995d2bd735SPhilippe Mathieu-Daudé static const char *lasips2_read_reg_name(uint64_t addr) 1002a6505b0SSven Schnelle { 1012a6505b0SSven Schnelle switch (addr & 0xc) { 1022a6505b0SSven Schnelle case REG_PS2_ID: 1032a6505b0SSven Schnelle return " PS2_ID"; 1042a6505b0SSven Schnelle 1052a6505b0SSven Schnelle case REG_PS2_RCVDATA: 1062a6505b0SSven Schnelle return " PS2_RCVDATA"; 1072a6505b0SSven Schnelle 1082a6505b0SSven Schnelle case REG_PS2_CONTROL: 1092a6505b0SSven Schnelle return " PS2_CONTROL"; 1102a6505b0SSven Schnelle 1112a6505b0SSven Schnelle case REG_PS2_STATUS: 1122a6505b0SSven Schnelle return " PS2_STATUS"; 1132a6505b0SSven Schnelle 1142a6505b0SSven Schnelle default: 1152a6505b0SSven Schnelle return ""; 1162a6505b0SSven Schnelle } 1172a6505b0SSven Schnelle } 1182a6505b0SSven Schnelle 1195d2bd735SPhilippe Mathieu-Daudé static const char *lasips2_write_reg_name(uint64_t addr) 1202a6505b0SSven Schnelle { 1212a6505b0SSven Schnelle switch (addr & 0x0c) { 1222a6505b0SSven Schnelle case REG_PS2_RESET: 1232a6505b0SSven Schnelle return " PS2_RESET"; 1242a6505b0SSven Schnelle 1252a6505b0SSven Schnelle case REG_PS2_XMTDATA: 1262a6505b0SSven Schnelle return " PS2_XMTDATA"; 1272a6505b0SSven Schnelle 1282a6505b0SSven Schnelle case REG_PS2_CONTROL: 1292a6505b0SSven Schnelle return " PS2_CONTROL"; 1302a6505b0SSven Schnelle 1312a6505b0SSven Schnelle default: 1322a6505b0SSven Schnelle return ""; 1332a6505b0SSven Schnelle } 1342a6505b0SSven Schnelle } 1352a6505b0SSven Schnelle 1362a6505b0SSven Schnelle static void lasips2_update_irq(LASIPS2State *s) 1372a6505b0SSven Schnelle { 1382a6505b0SSven Schnelle trace_lasips2_intr(s->kbd.irq | s->mouse.irq); 1392a6505b0SSven Schnelle qemu_set_irq(s->irq, s->kbd.irq | s->mouse.irq); 1402a6505b0SSven Schnelle } 1412a6505b0SSven Schnelle 1422a6505b0SSven Schnelle static void lasips2_reg_write(void *opaque, hwaddr addr, uint64_t val, 1432a6505b0SSven Schnelle unsigned size) 1442a6505b0SSven Schnelle { 1452a6505b0SSven Schnelle LASIPS2Port *port = opaque; 1462a6505b0SSven Schnelle 1472a6505b0SSven Schnelle trace_lasips2_reg_write(size, port->id, addr, 1485d2bd735SPhilippe Mathieu-Daudé lasips2_write_reg_name(addr), val); 1492a6505b0SSven Schnelle 1502a6505b0SSven Schnelle switch (addr & 0xc) { 1512a6505b0SSven Schnelle case REG_PS2_CONTROL: 1522a6505b0SSven Schnelle port->control = val; 1532a6505b0SSven Schnelle break; 1542a6505b0SSven Schnelle 1552a6505b0SSven Schnelle case REG_PS2_XMTDATA: 1562a6505b0SSven Schnelle if (port->control & LASIPS2_CONTROL_LOOPBACK) { 1572a6505b0SSven Schnelle port->buf = val; 1582a6505b0SSven Schnelle port->irq = true; 1592a6505b0SSven Schnelle port->loopback_rbne = true; 1602a6505b0SSven Schnelle lasips2_update_irq(port->parent); 1612a6505b0SSven Schnelle break; 1622a6505b0SSven Schnelle } 1632a6505b0SSven Schnelle 1642a6505b0SSven Schnelle if (port->id) { 1652a6505b0SSven Schnelle ps2_write_mouse(port->dev, val); 1662a6505b0SSven Schnelle } else { 1672a6505b0SSven Schnelle ps2_write_keyboard(port->dev, val); 1682a6505b0SSven Schnelle } 1692a6505b0SSven Schnelle break; 1702a6505b0SSven Schnelle 1712a6505b0SSven Schnelle case REG_PS2_RESET: 1722a6505b0SSven Schnelle break; 1732a6505b0SSven Schnelle 1742a6505b0SSven Schnelle default: 1752a6505b0SSven Schnelle qemu_log_mask(LOG_UNIMP, "%s: unknown register 0x%02" HWADDR_PRIx "\n", 1762a6505b0SSven Schnelle __func__, addr); 1772a6505b0SSven Schnelle break; 1782a6505b0SSven Schnelle } 1792a6505b0SSven Schnelle } 1802a6505b0SSven Schnelle 1812a6505b0SSven Schnelle static uint64_t lasips2_reg_read(void *opaque, hwaddr addr, unsigned size) 1822a6505b0SSven Schnelle { 1832a6505b0SSven Schnelle LASIPS2Port *port = opaque; 1842a6505b0SSven Schnelle uint64_t ret = 0; 1852a6505b0SSven Schnelle 1862a6505b0SSven Schnelle switch (addr & 0xc) { 1872a6505b0SSven Schnelle case REG_PS2_ID: 1882a6505b0SSven Schnelle ret = port->id; 1892a6505b0SSven Schnelle break; 1902a6505b0SSven Schnelle 1912a6505b0SSven Schnelle case REG_PS2_RCVDATA: 1922a6505b0SSven Schnelle if (port->control & LASIPS2_CONTROL_LOOPBACK) { 1932a6505b0SSven Schnelle port->irq = false; 1942a6505b0SSven Schnelle port->loopback_rbne = false; 1952a6505b0SSven Schnelle lasips2_update_irq(port->parent); 1962a6505b0SSven Schnelle ret = port->buf; 1972a6505b0SSven Schnelle break; 1982a6505b0SSven Schnelle } 1992a6505b0SSven Schnelle 2002a6505b0SSven Schnelle ret = ps2_read_data(port->dev); 2012a6505b0SSven Schnelle break; 2022a6505b0SSven Schnelle 2032a6505b0SSven Schnelle case REG_PS2_CONTROL: 2042a6505b0SSven Schnelle ret = port->control; 2052a6505b0SSven Schnelle break; 2062a6505b0SSven Schnelle 2072a6505b0SSven Schnelle case REG_PS2_STATUS: 2082a6505b0SSven Schnelle ret = LASIPS2_STATUS_DATSHD | LASIPS2_STATUS_CLKSHD; 2092a6505b0SSven Schnelle 2102a6505b0SSven Schnelle if (port->control & LASIPS2_CONTROL_DIAG) { 2112a6505b0SSven Schnelle if (!(port->control & LASIPS2_CONTROL_DATDIR)) { 2122a6505b0SSven Schnelle ret &= ~LASIPS2_STATUS_DATSHD; 2132a6505b0SSven Schnelle } 2142a6505b0SSven Schnelle 2152a6505b0SSven Schnelle if (!(port->control & LASIPS2_CONTROL_CLKDIR)) { 2162a6505b0SSven Schnelle ret &= ~LASIPS2_STATUS_CLKSHD; 2172a6505b0SSven Schnelle } 2182a6505b0SSven Schnelle } 2192a6505b0SSven Schnelle 2202a6505b0SSven Schnelle if (port->control & LASIPS2_CONTROL_LOOPBACK) { 2212a6505b0SSven Schnelle if (port->loopback_rbne) { 2222a6505b0SSven Schnelle ret |= LASIPS2_STATUS_RBNE; 2232a6505b0SSven Schnelle } 2242a6505b0SSven Schnelle } else { 2252a6505b0SSven Schnelle if (!ps2_queue_empty(port->dev)) { 2262a6505b0SSven Schnelle ret |= LASIPS2_STATUS_RBNE; 2272a6505b0SSven Schnelle } 2282a6505b0SSven Schnelle } 2292a6505b0SSven Schnelle 2302a6505b0SSven Schnelle if (port->parent->kbd.irq || port->parent->mouse.irq) { 2312a6505b0SSven Schnelle ret |= LASIPS2_STATUS_CMPINTR; 2322a6505b0SSven Schnelle } 2332a6505b0SSven Schnelle break; 2342a6505b0SSven Schnelle 2352a6505b0SSven Schnelle default: 2362a6505b0SSven Schnelle qemu_log_mask(LOG_UNIMP, "%s: unknown register 0x%02" HWADDR_PRIx "\n", 2372a6505b0SSven Schnelle __func__, addr); 2382a6505b0SSven Schnelle break; 2392a6505b0SSven Schnelle } 240*2a93d3c1SMark Cave-Ayland 2412a6505b0SSven Schnelle trace_lasips2_reg_read(size, port->id, addr, 2425d2bd735SPhilippe Mathieu-Daudé lasips2_read_reg_name(addr), ret); 2432a6505b0SSven Schnelle return ret; 2442a6505b0SSven Schnelle } 2452a6505b0SSven Schnelle 2462a6505b0SSven Schnelle static const MemoryRegionOps lasips2_reg_ops = { 2472a6505b0SSven Schnelle .read = lasips2_reg_read, 2482a6505b0SSven Schnelle .write = lasips2_reg_write, 2492a6505b0SSven Schnelle .impl = { 2502a6505b0SSven Schnelle .min_access_size = 1, 2512a6505b0SSven Schnelle .max_access_size = 4, 2522a6505b0SSven Schnelle }, 2532a6505b0SSven Schnelle .endianness = DEVICE_NATIVE_ENDIAN, 2542a6505b0SSven Schnelle }; 2552a6505b0SSven Schnelle 2562a6505b0SSven Schnelle static void ps2dev_update_irq(void *opaque, int level) 2572a6505b0SSven Schnelle { 2582a6505b0SSven Schnelle LASIPS2Port *port = opaque; 259*2a93d3c1SMark Cave-Ayland 2602a6505b0SSven Schnelle port->irq = level; 2612a6505b0SSven Schnelle lasips2_update_irq(port->parent); 2622a6505b0SSven Schnelle } 2632a6505b0SSven Schnelle 2642a6505b0SSven Schnelle void lasips2_init(MemoryRegion *address_space, 2652a6505b0SSven Schnelle hwaddr base, qemu_irq irq) 2662a6505b0SSven Schnelle { 2672a6505b0SSven Schnelle LASIPS2State *s; 2682a6505b0SSven Schnelle 269b21e2380SMarkus Armbruster s = g_new0(LASIPS2State, 1); 2702a6505b0SSven Schnelle 2712a6505b0SSven Schnelle s->irq = irq; 2722a6505b0SSven Schnelle s->mouse.id = 1; 2732a6505b0SSven Schnelle s->kbd.parent = s; 2742a6505b0SSven Schnelle s->mouse.parent = s; 2752a6505b0SSven Schnelle 2762a6505b0SSven Schnelle vmstate_register(NULL, base, &vmstate_lasips2, s); 2772a6505b0SSven Schnelle 2782a6505b0SSven Schnelle s->kbd.dev = ps2_kbd_init(ps2dev_update_irq, &s->kbd); 2792a6505b0SSven Schnelle s->mouse.dev = ps2_mouse_init(ps2dev_update_irq, &s->mouse); 2802a6505b0SSven Schnelle 2812a6505b0SSven Schnelle memory_region_init_io(&s->kbd.reg, NULL, &lasips2_reg_ops, &s->kbd, 2822a6505b0SSven Schnelle "lasips2-kbd", 0x100); 2832a6505b0SSven Schnelle memory_region_add_subregion(address_space, base, &s->kbd.reg); 2842a6505b0SSven Schnelle 2852a6505b0SSven Schnelle memory_region_init_io(&s->mouse.reg, NULL, &lasips2_reg_ops, &s->mouse, 2862a6505b0SSven Schnelle "lasips2-mouse", 0x100); 2872a6505b0SSven Schnelle memory_region_add_subregion(address_space, base + 0x100, &s->mouse.reg); 2882a6505b0SSven Schnelle } 289