xref: /qemu/hw/ide/via.c (revision debb4911667b1f8213ca8760ae83afcf3b3579e0)
1016512f3SHuacai Chen /*
2016512f3SHuacai Chen  * QEMU IDE Emulation: PCI VIA82C686B support.
3016512f3SHuacai Chen  *
4016512f3SHuacai Chen  * Copyright (c) 2003 Fabrice Bellard
5016512f3SHuacai Chen  * Copyright (c) 2006 Openedhand Ltd.
6016512f3SHuacai Chen  * Copyright (c) 2010 Huacai Chen <zltjiangshi@gmail.com>
7016512f3SHuacai Chen  *
8016512f3SHuacai Chen  * Permission is hereby granted, free of charge, to any person obtaining a copy
9016512f3SHuacai Chen  * of this software and associated documentation files (the "Software"), to deal
10016512f3SHuacai Chen  * in the Software without restriction, including without limitation the rights
11016512f3SHuacai Chen  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12016512f3SHuacai Chen  * copies of the Software, and to permit persons to whom the Software is
13016512f3SHuacai Chen  * furnished to do so, subject to the following conditions:
14016512f3SHuacai Chen  *
15016512f3SHuacai Chen  * The above copyright notice and this permission notice shall be included in
16016512f3SHuacai Chen  * all copies or substantial portions of the Software.
17016512f3SHuacai Chen  *
18016512f3SHuacai Chen  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19016512f3SHuacai Chen  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20016512f3SHuacai Chen  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21016512f3SHuacai Chen  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22016512f3SHuacai Chen  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23016512f3SHuacai Chen  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24016512f3SHuacai Chen  * THE SOFTWARE.
25016512f3SHuacai Chen  */
260b8fa32fSMarkus Armbruster 
2753239262SPeter Maydell #include "qemu/osdep.h"
28a9c94277SMarkus Armbruster #include "hw/pci/pci.h"
29d6454270SMarkus Armbruster #include "migration/vmstate.h"
300b8fa32fSMarkus Armbruster #include "qemu/module.h"
31*debb4911SMark Cave-Ayland #include "qemu/range.h"
329c17d615SPaolo Bonzini #include "sysemu/dma.h"
332792cf20SBALATON Zoltan #include "hw/isa/vt82c686.h"
34a9c94277SMarkus Armbruster #include "hw/ide/pci.h"
3568eadfa2SBernhard Beschow #include "hw/irq.h"
363eee2611SJohn Snow #include "trace.h"
37016512f3SHuacai Chen 
38a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr,
39a9deb8c6SAvi Kivity                            unsigned size)
40016512f3SHuacai Chen {
41016512f3SHuacai Chen     BMDMAState *bm = opaque;
42016512f3SHuacai Chen     uint32_t val;
43016512f3SHuacai Chen 
44a9deb8c6SAvi Kivity     if (size != 1) {
45a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
46a9deb8c6SAvi Kivity     }
47a9deb8c6SAvi Kivity 
48016512f3SHuacai Chen     switch (addr & 3) {
49016512f3SHuacai Chen     case 0:
50016512f3SHuacai Chen         val = bm->cmd;
51016512f3SHuacai Chen         break;
52016512f3SHuacai Chen     case 2:
53016512f3SHuacai Chen         val = bm->status;
54016512f3SHuacai Chen         break;
55016512f3SHuacai Chen     default:
56016512f3SHuacai Chen         val = 0xff;
57016512f3SHuacai Chen         break;
58016512f3SHuacai Chen     }
593eee2611SJohn Snow 
603eee2611SJohn Snow     trace_bmdma_read_via(addr, val);
61016512f3SHuacai Chen     return val;
62016512f3SHuacai Chen }
63016512f3SHuacai Chen 
64a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
65a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
66016512f3SHuacai Chen {
67016512f3SHuacai Chen     BMDMAState *bm = opaque;
68a9deb8c6SAvi Kivity 
69a9deb8c6SAvi Kivity     if (size != 1) {
70a9deb8c6SAvi Kivity         return;
71a9deb8c6SAvi Kivity     }
72a9deb8c6SAvi Kivity 
733eee2611SJohn Snow     trace_bmdma_write_via(addr, val);
74016512f3SHuacai Chen     switch (addr & 3) {
75a9deb8c6SAvi Kivity     case 0:
760ed8b6f6SBlue Swirl         bmdma_cmd_writeb(bm, val);
770ed8b6f6SBlue Swirl         break;
78016512f3SHuacai Chen     case 2:
795fe24213SBernhard Beschow         bmdma_status_writeb(bm, val);
80016512f3SHuacai Chen         break;
81016512f3SHuacai Chen     default:;
82016512f3SHuacai Chen     }
83016512f3SHuacai Chen }
84016512f3SHuacai Chen 
85a348f108SStefan Weil static const MemoryRegionOps via_bmdma_ops = {
86a9deb8c6SAvi Kivity     .read = bmdma_read,
87a9deb8c6SAvi Kivity     .write = bmdma_write,
88a9deb8c6SAvi Kivity };
89a9deb8c6SAvi Kivity 
90a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
91016512f3SHuacai Chen {
92016512f3SHuacai Chen     int i;
93016512f3SHuacai Chen 
941437c94bSPaolo Bonzini     memory_region_init(&d->bmdma_bar, OBJECT(d), "via-bmdma-container", 16);
95d39d792eSPhilippe Mathieu-Daudé     for (i = 0; i < ARRAY_SIZE(d->bmdma); i++) {
96016512f3SHuacai Chen         BMDMAState *bm = &d->bmdma[i];
97016512f3SHuacai Chen 
981437c94bSPaolo Bonzini         memory_region_init_io(&bm->extra_io, OBJECT(d), &via_bmdma_ops, bm,
99a9deb8c6SAvi Kivity                               "via-bmdma", 4);
100a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
1011437c94bSPaolo Bonzini         memory_region_init_io(&bm->addr_ioport, OBJECT(d),
1021437c94bSPaolo Bonzini                               &bmdma_addr_ioport_ops, bm, "bmdma", 4);
103a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
104016512f3SHuacai Chen     }
105016512f3SHuacai Chen }
106016512f3SHuacai Chen 
1074ea98d31SBALATON Zoltan static void via_ide_set_irq(void *opaque, int n, int level)
1084ea98d31SBALATON Zoltan {
10968eadfa2SBernhard Beschow     PCIIDEState *s = opaque;
11068eadfa2SBernhard Beschow     PCIDevice *d = PCI_DEVICE(s);
1114ea98d31SBALATON Zoltan 
1124ea98d31SBALATON Zoltan     if (level) {
1134ea98d31SBALATON Zoltan         d->config[0x70 + n * 8] |= 0x80;
1144ea98d31SBALATON Zoltan     } else {
1154ea98d31SBALATON Zoltan         d->config[0x70 + n * 8] &= ~0x80;
1164ea98d31SBALATON Zoltan     }
1174ea98d31SBALATON Zoltan 
11868eadfa2SBernhard Beschow     qemu_set_irq(s->isa_irq[n], level);
1194ea98d31SBALATON Zoltan }
1204ea98d31SBALATON Zoltan 
12171d3bacdSPhilippe Mathieu-Daudé static void via_ide_reset(DeviceState *dev)
122016512f3SHuacai Chen {
12371d3bacdSPhilippe Mathieu-Daudé     PCIIDEState *d = PCI_IDE(dev);
12471d3bacdSPhilippe Mathieu-Daudé     PCIDevice *pd = PCI_DEVICE(dev);
125f6c11d56SAndreas Färber     uint8_t *pci_conf = pd->config;
126016512f3SHuacai Chen     int i;
127016512f3SHuacai Chen 
128d39d792eSPhilippe Mathieu-Daudé     for (i = 0; i < ARRAY_SIZE(d->bus); i++) {
129016512f3SHuacai Chen         ide_bus_reset(&d->bus[i]);
130016512f3SHuacai Chen     }
131016512f3SHuacai Chen 
132*debb4911SMark Cave-Ayland     pci_config_set_prog_interface(pci_conf, 0x8a); /* legacy mode */
133*debb4911SMark Cave-Ayland     pci_ide_update_mode(d);
134*debb4911SMark Cave-Ayland 
1354ea98d31SBALATON Zoltan     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_WAIT);
136016512f3SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
137016512f3SHuacai Chen                  PCI_STATUS_DEVSEL_MEDIUM);
138016512f3SHuacai Chen 
139*debb4911SMark Cave-Ayland     pci_set_byte(pci_conf + PCI_INTERRUPT_LINE, 0xe);
140016512f3SHuacai Chen 
141016512f3SHuacai Chen     /* IDE chip enable, IDE configuration 1/2, IDE FIFO Configuration*/
142016512f3SHuacai Chen     pci_set_long(pci_conf + 0x40, 0x0a090600);
143016512f3SHuacai Chen     /* IDE misc configuration 1/2/3 */
144016512f3SHuacai Chen     pci_set_long(pci_conf + 0x44, 0x00c00068);
145016512f3SHuacai Chen     /* IDE Timing control */
146016512f3SHuacai Chen     pci_set_long(pci_conf + 0x48, 0xa8a8a8a8);
147016512f3SHuacai Chen     /* IDE Address Setup Time */
148016512f3SHuacai Chen     pci_set_long(pci_conf + 0x4c, 0x000000ff);
149016512f3SHuacai Chen     /* UltraDMA Extended Timing Control*/
150016512f3SHuacai Chen     pci_set_long(pci_conf + 0x50, 0x07070707);
151016512f3SHuacai Chen     /* UltraDMA FIFO Control */
152016512f3SHuacai Chen     pci_set_long(pci_conf + 0x54, 0x00000004);
153016512f3SHuacai Chen     /* IDE primary sector size */
154016512f3SHuacai Chen     pci_set_long(pci_conf + 0x60, 0x00000200);
155016512f3SHuacai Chen     /* IDE secondary sector size */
156016512f3SHuacai Chen     pci_set_long(pci_conf + 0x68, 0x00000200);
157016512f3SHuacai Chen     /* PCI PM Block */
158016512f3SHuacai Chen     pci_set_long(pci_conf + 0xc0, 0x00020001);
159016512f3SHuacai Chen }
160016512f3SHuacai Chen 
161*debb4911SMark Cave-Ayland static uint32_t via_ide_cfg_read(PCIDevice *pd, uint32_t addr, int len)
162*debb4911SMark Cave-Ayland {
163*debb4911SMark Cave-Ayland     uint32_t val = pci_default_read_config(pd, addr, len);
164*debb4911SMark Cave-Ayland     uint8_t mode = pd->config[PCI_CLASS_PROG];
165*debb4911SMark Cave-Ayland 
166*debb4911SMark Cave-Ayland     if ((mode & 0xf) == 0xa && ranges_overlap(addr, len,
167*debb4911SMark Cave-Ayland                                               PCI_BASE_ADDRESS_0, 16)) {
168*debb4911SMark Cave-Ayland         /* BARs always read back zero in legacy mode */
169*debb4911SMark Cave-Ayland         for (int i = addr; i < addr + len; i++) {
170*debb4911SMark Cave-Ayland             if (i >= PCI_BASE_ADDRESS_0 && i < PCI_BASE_ADDRESS_0 + 16) {
171*debb4911SMark Cave-Ayland                 val &= ~(0xffULL << ((i - addr) << 3));
172*debb4911SMark Cave-Ayland             }
173*debb4911SMark Cave-Ayland         }
174*debb4911SMark Cave-Ayland     }
175*debb4911SMark Cave-Ayland 
176*debb4911SMark Cave-Ayland     return val;
177*debb4911SMark Cave-Ayland }
178*debb4911SMark Cave-Ayland 
179*debb4911SMark Cave-Ayland static void via_ide_cfg_write(PCIDevice *pd, uint32_t addr,
180*debb4911SMark Cave-Ayland                               uint32_t val, int len)
181*debb4911SMark Cave-Ayland {
182*debb4911SMark Cave-Ayland     PCIIDEState *d = PCI_IDE(pd);
183*debb4911SMark Cave-Ayland 
184*debb4911SMark Cave-Ayland     pci_default_write_config(pd, addr, val, len);
185*debb4911SMark Cave-Ayland 
186*debb4911SMark Cave-Ayland     if (range_covers_byte(addr, len, PCI_CLASS_PROG)) {
187*debb4911SMark Cave-Ayland         pci_ide_update_mode(d);
188*debb4911SMark Cave-Ayland     }
189*debb4911SMark Cave-Ayland }
190*debb4911SMark Cave-Ayland 
1917dd687baSBALATON Zoltan static void via_ide_realize(PCIDevice *dev, Error **errp)
1920252e66cSBALATON Zoltan {
1930252e66cSBALATON Zoltan     PCIIDEState *d = PCI_IDE(dev);
194627a445aSMark Cave-Ayland     DeviceState *ds = DEVICE(dev);
1950252e66cSBALATON Zoltan     uint8_t *pci_conf = dev->config;
1964a91d3b3SRichard Henderson     int i;
19761d9d6b0SStefan Hajnoczi 
1980252e66cSBALATON Zoltan     pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
1993a514010SMark Cave-Ayland     dev->wmask[PCI_INTERRUPT_LINE] = 0;
20020042479SMark Cave-Ayland     dev->wmask[PCI_CLASS_PROG] = 5;
2010252e66cSBALATON Zoltan 
2024ea98d31SBALATON Zoltan     memory_region_init_io(&d->data_bar[0], OBJECT(d), &pci_ide_data_le_ops,
2034ea98d31SBALATON Zoltan                           &d->bus[0], "via-ide0-data", 8);
2044ea98d31SBALATON Zoltan     pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &d->data_bar[0]);
2054ea98d31SBALATON Zoltan 
2064ea98d31SBALATON Zoltan     memory_region_init_io(&d->cmd_bar[0], OBJECT(d), &pci_ide_cmd_le_ops,
2074ea98d31SBALATON Zoltan                           &d->bus[0], "via-ide0-cmd", 4);
2084ea98d31SBALATON Zoltan     pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd_bar[0]);
2094ea98d31SBALATON Zoltan 
2104ea98d31SBALATON Zoltan     memory_region_init_io(&d->data_bar[1], OBJECT(d), &pci_ide_data_le_ops,
2114ea98d31SBALATON Zoltan                           &d->bus[1], "via-ide1-data", 8);
2124ea98d31SBALATON Zoltan     pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_IO, &d->data_bar[1]);
2134ea98d31SBALATON Zoltan 
2144ea98d31SBALATON Zoltan     memory_region_init_io(&d->cmd_bar[1], OBJECT(d), &pci_ide_cmd_le_ops,
2154ea98d31SBALATON Zoltan                           &d->bus[1], "via-ide1-cmd", 4);
2164ea98d31SBALATON Zoltan     pci_register_bar(dev, 3, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd_bar[1]);
2174ea98d31SBALATON Zoltan 
2180252e66cSBALATON Zoltan     bmdma_setup_bar(d);
2190252e66cSBALATON Zoltan     pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
2200252e66cSBALATON Zoltan 
221d39d792eSPhilippe Mathieu-Daudé     qdev_init_gpio_in(ds, via_ide_set_irq, ARRAY_SIZE(d->bus));
222d39d792eSPhilippe Mathieu-Daudé     for (i = 0; i < ARRAY_SIZE(d->bus); i++) {
223d39d792eSPhilippe Mathieu-Daudé         ide_bus_init(&d->bus[i], sizeof(d->bus[i]), ds, i, MAX_IDE_DEVS);
224c9519630SPhilippe Mathieu-Daudé         ide_bus_init_output_irq(&d->bus[i], qdev_get_gpio_in(ds, i));
22561d9d6b0SStefan Hajnoczi 
226a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
227e29b1246SPhilippe Mathieu-Daudé         ide_bus_register_restart_cb(&d->bus[i]);
22861d9d6b0SStefan Hajnoczi     }
22961d9d6b0SStefan Hajnoczi }
23061d9d6b0SStefan Hajnoczi 
2317dd687baSBALATON Zoltan static void via_ide_exitfn(PCIDevice *dev)
232a9deb8c6SAvi Kivity {
233f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
234a9deb8c6SAvi Kivity     unsigned i;
235a9deb8c6SAvi Kivity 
236d39d792eSPhilippe Mathieu-Daudé     for (i = 0; i < ARRAY_SIZE(d->bmdma); ++i) {
237a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
238a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
239a9deb8c6SAvi Kivity     }
240a9deb8c6SAvi Kivity }
241a9deb8c6SAvi Kivity 
24240021f08SAnthony Liguori static void via_ide_class_init(ObjectClass *klass, void *data)
24340021f08SAnthony Liguori {
24439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
24540021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
24640021f08SAnthony Liguori 
24771d3bacdSPhilippe Mathieu-Daudé     dc->reset = via_ide_reset;
24875f2b28bSMark Cave-Ayland     dc->vmsd = &vmstate_ide_pci;
2497c8eae45SBALATON Zoltan     /* Reason: only works as function of VIA southbridge */
2507c8eae45SBALATON Zoltan     dc->user_creatable = false;
2517c8eae45SBALATON Zoltan 
252*debb4911SMark Cave-Ayland     k->config_read = via_ide_cfg_read;
253*debb4911SMark Cave-Ayland     k->config_write = via_ide_cfg_write;
2547dd687baSBALATON Zoltan     k->realize = via_ide_realize;
2557dd687baSBALATON Zoltan     k->exit = via_ide_exitfn;
25640021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
25740021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_IDE;
25840021f08SAnthony Liguori     k->revision = 0x06;
25940021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
260125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
26140021f08SAnthony Liguori }
26240021f08SAnthony Liguori 
2638c43a6f0SAndreas Färber static const TypeInfo via_ide_info = {
2644b8fd066SBernhard Beschow     .name          = TYPE_VIA_IDE,
265f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
26640021f08SAnthony Liguori     .class_init    = via_ide_class_init,
267016512f3SHuacai Chen };
268016512f3SHuacai Chen 
26983f7d43aSAndreas Färber static void via_ide_register_types(void)
270016512f3SHuacai Chen {
27139bffca2SAnthony Liguori     type_register_static(&via_ide_info);
272016512f3SHuacai Chen }
27383f7d43aSAndreas Färber 
27483f7d43aSAndreas Färber type_init(via_ide_register_types)
275