xref: /qemu/hw/ide/via.c (revision c6baf942e084e0bc40ee37c8d8672ac9c5ea270b)
1016512f3SHuacai Chen /*
2016512f3SHuacai Chen  * QEMU IDE Emulation: PCI VIA82C686B support.
3016512f3SHuacai Chen  *
4016512f3SHuacai Chen  * Copyright (c) 2003 Fabrice Bellard
5016512f3SHuacai Chen  * Copyright (c) 2006 Openedhand Ltd.
6016512f3SHuacai Chen  * Copyright (c) 2010 Huacai Chen <zltjiangshi@gmail.com>
7016512f3SHuacai Chen  *
8016512f3SHuacai Chen  * Permission is hereby granted, free of charge, to any person obtaining a copy
9016512f3SHuacai Chen  * of this software and associated documentation files (the "Software"), to deal
10016512f3SHuacai Chen  * in the Software without restriction, including without limitation the rights
11016512f3SHuacai Chen  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12016512f3SHuacai Chen  * copies of the Software, and to permit persons to whom the Software is
13016512f3SHuacai Chen  * furnished to do so, subject to the following conditions:
14016512f3SHuacai Chen  *
15016512f3SHuacai Chen  * The above copyright notice and this permission notice shall be included in
16016512f3SHuacai Chen  * all copies or substantial portions of the Software.
17016512f3SHuacai Chen  *
18016512f3SHuacai Chen  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19016512f3SHuacai Chen  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20016512f3SHuacai Chen  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21016512f3SHuacai Chen  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22016512f3SHuacai Chen  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23016512f3SHuacai Chen  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24016512f3SHuacai Chen  * THE SOFTWARE.
25016512f3SHuacai Chen  */
26016512f3SHuacai Chen #include <hw/hw.h>
270d09e41aSPaolo Bonzini #include <hw/i386/pc.h>
28a2cb15b0SMichael S. Tsirkin #include <hw/pci/pci.h>
290d09e41aSPaolo Bonzini #include <hw/isa/isa.h>
30737e150eSPaolo Bonzini #include "block/block.h"
319c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
329c17d615SPaolo Bonzini #include "sysemu/dma.h"
33016512f3SHuacai Chen 
34016512f3SHuacai Chen #include <hw/ide/pci.h>
35016512f3SHuacai Chen 
36a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr,
37a9deb8c6SAvi Kivity                            unsigned size)
38016512f3SHuacai Chen {
39016512f3SHuacai Chen     BMDMAState *bm = opaque;
40016512f3SHuacai Chen     uint32_t val;
41016512f3SHuacai Chen 
42a9deb8c6SAvi Kivity     if (size != 1) {
43a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
44a9deb8c6SAvi Kivity     }
45a9deb8c6SAvi Kivity 
46016512f3SHuacai Chen     switch (addr & 3) {
47016512f3SHuacai Chen     case 0:
48016512f3SHuacai Chen         val = bm->cmd;
49016512f3SHuacai Chen         break;
50016512f3SHuacai Chen     case 2:
51016512f3SHuacai Chen         val = bm->status;
52016512f3SHuacai Chen         break;
53016512f3SHuacai Chen     default:
54016512f3SHuacai Chen         val = 0xff;
55016512f3SHuacai Chen         break;
56016512f3SHuacai Chen     }
57016512f3SHuacai Chen #ifdef DEBUG_IDE
5808406b03Smalc     printf("bmdma: readb 0x%02x : 0x%02x\n", addr, val);
59016512f3SHuacai Chen #endif
60016512f3SHuacai Chen     return val;
61016512f3SHuacai Chen }
62016512f3SHuacai Chen 
63a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
64a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
65016512f3SHuacai Chen {
66016512f3SHuacai Chen     BMDMAState *bm = opaque;
67a9deb8c6SAvi Kivity 
68a9deb8c6SAvi Kivity     if (size != 1) {
69a9deb8c6SAvi Kivity         return;
70a9deb8c6SAvi Kivity     }
71a9deb8c6SAvi Kivity 
72016512f3SHuacai Chen #ifdef DEBUG_IDE
7308406b03Smalc     printf("bmdma: writeb 0x%02x : 0x%02x\n", addr, val);
74016512f3SHuacai Chen #endif
75016512f3SHuacai Chen     switch (addr & 3) {
76a9deb8c6SAvi Kivity     case 0:
770ed8b6f6SBlue Swirl         bmdma_cmd_writeb(bm, val);
780ed8b6f6SBlue Swirl         break;
79016512f3SHuacai Chen     case 2:
80016512f3SHuacai Chen         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
81016512f3SHuacai Chen         break;
82016512f3SHuacai Chen     default:;
83016512f3SHuacai Chen     }
84016512f3SHuacai Chen }
85016512f3SHuacai Chen 
86a348f108SStefan Weil static const MemoryRegionOps via_bmdma_ops = {
87a9deb8c6SAvi Kivity     .read = bmdma_read,
88a9deb8c6SAvi Kivity     .write = bmdma_write,
89a9deb8c6SAvi Kivity };
90a9deb8c6SAvi Kivity 
91a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
92016512f3SHuacai Chen {
93016512f3SHuacai Chen     int i;
94016512f3SHuacai Chen 
951437c94bSPaolo Bonzini     memory_region_init(&d->bmdma_bar, OBJECT(d), "via-bmdma-container", 16);
96016512f3SHuacai Chen     for(i = 0;i < 2; i++) {
97016512f3SHuacai Chen         BMDMAState *bm = &d->bmdma[i];
98016512f3SHuacai Chen 
991437c94bSPaolo Bonzini         memory_region_init_io(&bm->extra_io, OBJECT(d), &via_bmdma_ops, bm,
100a9deb8c6SAvi Kivity                               "via-bmdma", 4);
101a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
1021437c94bSPaolo Bonzini         memory_region_init_io(&bm->addr_ioport, OBJECT(d),
1031437c94bSPaolo Bonzini                               &bmdma_addr_ioport_ops, bm, "bmdma", 4);
104a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
105016512f3SHuacai Chen     }
106016512f3SHuacai Chen }
107016512f3SHuacai Chen 
108016512f3SHuacai Chen static void via_reset(void *opaque)
109016512f3SHuacai Chen {
110016512f3SHuacai Chen     PCIIDEState *d = opaque;
111f6c11d56SAndreas Färber     PCIDevice *pd = PCI_DEVICE(d);
112f6c11d56SAndreas Färber     uint8_t *pci_conf = pd->config;
113016512f3SHuacai Chen     int i;
114016512f3SHuacai Chen 
115016512f3SHuacai Chen     for (i = 0; i < 2; i++) {
116016512f3SHuacai Chen         ide_bus_reset(&d->bus[i]);
117016512f3SHuacai Chen     }
118016512f3SHuacai Chen 
119016512f3SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_WAIT);
120016512f3SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
121016512f3SHuacai Chen                  PCI_STATUS_DEVSEL_MEDIUM);
122016512f3SHuacai Chen 
123016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_0, 0x000001f0);
124016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_1, 0x000003f4);
125016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_2, 0x00000170);
126016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_3, 0x00000374);
127016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_4, 0x0000cc01); /* BMIBA: 20-23h */
128016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_INTERRUPT_LINE, 0x0000010e);
129016512f3SHuacai Chen 
130016512f3SHuacai Chen     /* IDE chip enable, IDE configuration 1/2, IDE FIFO Configuration*/
131016512f3SHuacai Chen     pci_set_long(pci_conf + 0x40, 0x0a090600);
132016512f3SHuacai Chen     /* IDE misc configuration 1/2/3 */
133016512f3SHuacai Chen     pci_set_long(pci_conf + 0x44, 0x00c00068);
134016512f3SHuacai Chen     /* IDE Timing control */
135016512f3SHuacai Chen     pci_set_long(pci_conf + 0x48, 0xa8a8a8a8);
136016512f3SHuacai Chen     /* IDE Address Setup Time */
137016512f3SHuacai Chen     pci_set_long(pci_conf + 0x4c, 0x000000ff);
138016512f3SHuacai Chen     /* UltraDMA Extended Timing Control*/
139016512f3SHuacai Chen     pci_set_long(pci_conf + 0x50, 0x07070707);
140016512f3SHuacai Chen     /* UltraDMA FIFO Control */
141016512f3SHuacai Chen     pci_set_long(pci_conf + 0x54, 0x00000004);
142016512f3SHuacai Chen     /* IDE primary sector size */
143016512f3SHuacai Chen     pci_set_long(pci_conf + 0x60, 0x00000200);
144016512f3SHuacai Chen     /* IDE secondary sector size */
145016512f3SHuacai Chen     pci_set_long(pci_conf + 0x68, 0x00000200);
146016512f3SHuacai Chen     /* PCI PM Block */
147016512f3SHuacai Chen     pci_set_long(pci_conf + 0xc0, 0x00020001);
148016512f3SHuacai Chen }
149016512f3SHuacai Chen 
15061d9d6b0SStefan Hajnoczi static void vt82c686b_init_ports(PCIIDEState *d) {
1514a91d3b3SRichard Henderson     static const struct {
15261d9d6b0SStefan Hajnoczi         int iobase;
15361d9d6b0SStefan Hajnoczi         int iobase2;
15461d9d6b0SStefan Hajnoczi         int isairq;
15561d9d6b0SStefan Hajnoczi     } port_info[] = {
15661d9d6b0SStefan Hajnoczi         {0x1f0, 0x3f6, 14},
15761d9d6b0SStefan Hajnoczi         {0x170, 0x376, 15},
15861d9d6b0SStefan Hajnoczi     };
1594a91d3b3SRichard Henderson     int i;
16061d9d6b0SStefan Hajnoczi 
16161d9d6b0SStefan Hajnoczi     for (i = 0; i < 2; i++) {
162*c6baf942SAndreas Färber         ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2);
1634a91d3b3SRichard Henderson         ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase,
1644a91d3b3SRichard Henderson                         port_info[i].iobase2);
16548a18b3cSHervé Poussineau         ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq));
16661d9d6b0SStefan Hajnoczi 
167a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
16861d9d6b0SStefan Hajnoczi         d->bmdma[i].bus = &d->bus[i];
16961d9d6b0SStefan Hajnoczi         qemu_add_vm_change_state_handler(d->bus[i].dma->ops->restart_cb,
170653af235SKevin Wolf                                          &d->bmdma[i].dma);
17161d9d6b0SStefan Hajnoczi     }
17261d9d6b0SStefan Hajnoczi }
17361d9d6b0SStefan Hajnoczi 
174016512f3SHuacai Chen /* via ide func */
175016512f3SHuacai Chen static int vt82c686b_ide_initfn(PCIDevice *dev)
176016512f3SHuacai Chen {
177f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
178f6c11d56SAndreas Färber     uint8_t *pci_conf = dev->config;
179016512f3SHuacai Chen 
180016512f3SHuacai Chen     pci_config_set_prog_interface(pci_conf, 0x8a); /* legacy ATA mode */
181016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
182016512f3SHuacai Chen 
183016512f3SHuacai Chen     qemu_register_reset(via_reset, d);
184a9deb8c6SAvi Kivity     bmdma_setup_bar(d);
185f6c11d56SAndreas Färber     pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
186016512f3SHuacai Chen 
187f6c11d56SAndreas Färber     vmstate_register(DEVICE(dev), 0, &vmstate_ide_pci, d);
188016512f3SHuacai Chen 
18961d9d6b0SStefan Hajnoczi     vt82c686b_init_ports(d);
190016512f3SHuacai Chen 
191016512f3SHuacai Chen     return 0;
192016512f3SHuacai Chen }
193016512f3SHuacai Chen 
194f90c2bcdSAlex Williamson static void vt82c686b_ide_exitfn(PCIDevice *dev)
195a9deb8c6SAvi Kivity {
196f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
197a9deb8c6SAvi Kivity     unsigned i;
198a9deb8c6SAvi Kivity 
199a9deb8c6SAvi Kivity     for (i = 0; i < 2; ++i) {
200a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
201a9deb8c6SAvi Kivity         memory_region_destroy(&d->bmdma[i].extra_io);
202a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
203a9deb8c6SAvi Kivity         memory_region_destroy(&d->bmdma[i].addr_ioport);
204a9deb8c6SAvi Kivity     }
205a9deb8c6SAvi Kivity     memory_region_destroy(&d->bmdma_bar);
206a9deb8c6SAvi Kivity }
207a9deb8c6SAvi Kivity 
208016512f3SHuacai Chen void vt82c686b_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
209016512f3SHuacai Chen {
210016512f3SHuacai Chen     PCIDevice *dev;
211016512f3SHuacai Chen 
212016512f3SHuacai Chen     dev = pci_create_simple(bus, devfn, "via-ide");
213016512f3SHuacai Chen     pci_ide_create_devs(dev, hd_table);
214016512f3SHuacai Chen }
215016512f3SHuacai Chen 
21640021f08SAnthony Liguori static void via_ide_class_init(ObjectClass *klass, void *data)
21740021f08SAnthony Liguori {
21839bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
21940021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
22040021f08SAnthony Liguori 
22140021f08SAnthony Liguori     k->init = vt82c686b_ide_initfn;
22240021f08SAnthony Liguori     k->exit = vt82c686b_ide_exitfn;
22340021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
22440021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_IDE;
22540021f08SAnthony Liguori     k->revision = 0x06;
22640021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
227125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
22839bffca2SAnthony Liguori     dc->no_user = 1;
22940021f08SAnthony Liguori }
23040021f08SAnthony Liguori 
2318c43a6f0SAndreas Färber static const TypeInfo via_ide_info = {
23240021f08SAnthony Liguori     .name          = "via-ide",
233f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
23440021f08SAnthony Liguori     .class_init    = via_ide_class_init,
235016512f3SHuacai Chen };
236016512f3SHuacai Chen 
23783f7d43aSAndreas Färber static void via_ide_register_types(void)
238016512f3SHuacai Chen {
23939bffca2SAnthony Liguori     type_register_static(&via_ide_info);
240016512f3SHuacai Chen }
24183f7d43aSAndreas Färber 
24283f7d43aSAndreas Färber type_init(via_ide_register_types)
243