1016512f3SHuacai Chen /* 2016512f3SHuacai Chen * QEMU IDE Emulation: PCI VIA82C686B support. 3016512f3SHuacai Chen * 4016512f3SHuacai Chen * Copyright (c) 2003 Fabrice Bellard 5016512f3SHuacai Chen * Copyright (c) 2006 Openedhand Ltd. 6016512f3SHuacai Chen * Copyright (c) 2010 Huacai Chen <zltjiangshi@gmail.com> 7016512f3SHuacai Chen * 8016512f3SHuacai Chen * Permission is hereby granted, free of charge, to any person obtaining a copy 9016512f3SHuacai Chen * of this software and associated documentation files (the "Software"), to deal 10016512f3SHuacai Chen * in the Software without restriction, including without limitation the rights 11016512f3SHuacai Chen * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 12016512f3SHuacai Chen * copies of the Software, and to permit persons to whom the Software is 13016512f3SHuacai Chen * furnished to do so, subject to the following conditions: 14016512f3SHuacai Chen * 15016512f3SHuacai Chen * The above copyright notice and this permission notice shall be included in 16016512f3SHuacai Chen * all copies or substantial portions of the Software. 17016512f3SHuacai Chen * 18016512f3SHuacai Chen * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19016512f3SHuacai Chen * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20016512f3SHuacai Chen * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21016512f3SHuacai Chen * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 22016512f3SHuacai Chen * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 23016512f3SHuacai Chen * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 24016512f3SHuacai Chen * THE SOFTWARE. 25016512f3SHuacai Chen */ 26016512f3SHuacai Chen #include <hw/hw.h> 27016512f3SHuacai Chen #include <hw/pc.h> 28*a2cb15b0SMichael S. Tsirkin #include <hw/pci/pci.h> 29016512f3SHuacai Chen #include <hw/isa.h> 30016512f3SHuacai Chen #include "block.h" 31016512f3SHuacai Chen #include "sysemu.h" 32016512f3SHuacai Chen #include "dma.h" 33016512f3SHuacai Chen 34016512f3SHuacai Chen #include <hw/ide/pci.h> 35016512f3SHuacai Chen 36a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, 37a9deb8c6SAvi Kivity unsigned size) 38016512f3SHuacai Chen { 39016512f3SHuacai Chen BMDMAState *bm = opaque; 40016512f3SHuacai Chen uint32_t val; 41016512f3SHuacai Chen 42a9deb8c6SAvi Kivity if (size != 1) { 43a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 44a9deb8c6SAvi Kivity } 45a9deb8c6SAvi Kivity 46016512f3SHuacai Chen switch (addr & 3) { 47016512f3SHuacai Chen case 0: 48016512f3SHuacai Chen val = bm->cmd; 49016512f3SHuacai Chen break; 50016512f3SHuacai Chen case 2: 51016512f3SHuacai Chen val = bm->status; 52016512f3SHuacai Chen break; 53016512f3SHuacai Chen default: 54016512f3SHuacai Chen val = 0xff; 55016512f3SHuacai Chen break; 56016512f3SHuacai Chen } 57016512f3SHuacai Chen #ifdef DEBUG_IDE 5808406b03Smalc printf("bmdma: readb 0x%02x : 0x%02x\n", addr, val); 59016512f3SHuacai Chen #endif 60016512f3SHuacai Chen return val; 61016512f3SHuacai Chen } 62016512f3SHuacai Chen 63a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr, 64a9deb8c6SAvi Kivity uint64_t val, unsigned size) 65016512f3SHuacai Chen { 66016512f3SHuacai Chen BMDMAState *bm = opaque; 67a9deb8c6SAvi Kivity 68a9deb8c6SAvi Kivity if (size != 1) { 69a9deb8c6SAvi Kivity return; 70a9deb8c6SAvi Kivity } 71a9deb8c6SAvi Kivity 72016512f3SHuacai Chen #ifdef DEBUG_IDE 7308406b03Smalc printf("bmdma: writeb 0x%02x : 0x%02x\n", addr, val); 74016512f3SHuacai Chen #endif 75016512f3SHuacai Chen switch (addr & 3) { 76a9deb8c6SAvi Kivity case 0: 770ed8b6f6SBlue Swirl bmdma_cmd_writeb(bm, val); 780ed8b6f6SBlue Swirl break; 79016512f3SHuacai Chen case 2: 80016512f3SHuacai Chen bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 81016512f3SHuacai Chen break; 82016512f3SHuacai Chen default:; 83016512f3SHuacai Chen } 84016512f3SHuacai Chen } 85016512f3SHuacai Chen 86a348f108SStefan Weil static const MemoryRegionOps via_bmdma_ops = { 87a9deb8c6SAvi Kivity .read = bmdma_read, 88a9deb8c6SAvi Kivity .write = bmdma_write, 89a9deb8c6SAvi Kivity }; 90a9deb8c6SAvi Kivity 91a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d) 92016512f3SHuacai Chen { 93016512f3SHuacai Chen int i; 94016512f3SHuacai Chen 95a9deb8c6SAvi Kivity memory_region_init(&d->bmdma_bar, "via-bmdma-container", 16); 96016512f3SHuacai Chen for(i = 0;i < 2; i++) { 97016512f3SHuacai Chen BMDMAState *bm = &d->bmdma[i]; 98016512f3SHuacai Chen 99a9deb8c6SAvi Kivity memory_region_init_io(&bm->extra_io, &via_bmdma_ops, bm, 100a9deb8c6SAvi Kivity "via-bmdma", 4); 101a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io); 102a9deb8c6SAvi Kivity memory_region_init_io(&bm->addr_ioport, &bmdma_addr_ioport_ops, bm, 103a9deb8c6SAvi Kivity "bmdma", 4); 104a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport); 105016512f3SHuacai Chen } 106016512f3SHuacai Chen } 107016512f3SHuacai Chen 108016512f3SHuacai Chen static void via_reset(void *opaque) 109016512f3SHuacai Chen { 110016512f3SHuacai Chen PCIIDEState *d = opaque; 111016512f3SHuacai Chen uint8_t *pci_conf = d->dev.config; 112016512f3SHuacai Chen int i; 113016512f3SHuacai Chen 114016512f3SHuacai Chen for (i = 0; i < 2; i++) { 115016512f3SHuacai Chen ide_bus_reset(&d->bus[i]); 116016512f3SHuacai Chen } 117016512f3SHuacai Chen 118016512f3SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_WAIT); 119016512f3SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK | 120016512f3SHuacai Chen PCI_STATUS_DEVSEL_MEDIUM); 121016512f3SHuacai Chen 122016512f3SHuacai Chen pci_set_long(pci_conf + PCI_BASE_ADDRESS_0, 0x000001f0); 123016512f3SHuacai Chen pci_set_long(pci_conf + PCI_BASE_ADDRESS_1, 0x000003f4); 124016512f3SHuacai Chen pci_set_long(pci_conf + PCI_BASE_ADDRESS_2, 0x00000170); 125016512f3SHuacai Chen pci_set_long(pci_conf + PCI_BASE_ADDRESS_3, 0x00000374); 126016512f3SHuacai Chen pci_set_long(pci_conf + PCI_BASE_ADDRESS_4, 0x0000cc01); /* BMIBA: 20-23h */ 127016512f3SHuacai Chen pci_set_long(pci_conf + PCI_INTERRUPT_LINE, 0x0000010e); 128016512f3SHuacai Chen 129016512f3SHuacai Chen /* IDE chip enable, IDE configuration 1/2, IDE FIFO Configuration*/ 130016512f3SHuacai Chen pci_set_long(pci_conf + 0x40, 0x0a090600); 131016512f3SHuacai Chen /* IDE misc configuration 1/2/3 */ 132016512f3SHuacai Chen pci_set_long(pci_conf + 0x44, 0x00c00068); 133016512f3SHuacai Chen /* IDE Timing control */ 134016512f3SHuacai Chen pci_set_long(pci_conf + 0x48, 0xa8a8a8a8); 135016512f3SHuacai Chen /* IDE Address Setup Time */ 136016512f3SHuacai Chen pci_set_long(pci_conf + 0x4c, 0x000000ff); 137016512f3SHuacai Chen /* UltraDMA Extended Timing Control*/ 138016512f3SHuacai Chen pci_set_long(pci_conf + 0x50, 0x07070707); 139016512f3SHuacai Chen /* UltraDMA FIFO Control */ 140016512f3SHuacai Chen pci_set_long(pci_conf + 0x54, 0x00000004); 141016512f3SHuacai Chen /* IDE primary sector size */ 142016512f3SHuacai Chen pci_set_long(pci_conf + 0x60, 0x00000200); 143016512f3SHuacai Chen /* IDE secondary sector size */ 144016512f3SHuacai Chen pci_set_long(pci_conf + 0x68, 0x00000200); 145016512f3SHuacai Chen /* PCI PM Block */ 146016512f3SHuacai Chen pci_set_long(pci_conf + 0xc0, 0x00020001); 147016512f3SHuacai Chen } 148016512f3SHuacai Chen 14961d9d6b0SStefan Hajnoczi static void vt82c686b_init_ports(PCIIDEState *d) { 1504a91d3b3SRichard Henderson static const struct { 15161d9d6b0SStefan Hajnoczi int iobase; 15261d9d6b0SStefan Hajnoczi int iobase2; 15361d9d6b0SStefan Hajnoczi int isairq; 15461d9d6b0SStefan Hajnoczi } port_info[] = { 15561d9d6b0SStefan Hajnoczi {0x1f0, 0x3f6, 14}, 15661d9d6b0SStefan Hajnoczi {0x170, 0x376, 15}, 15761d9d6b0SStefan Hajnoczi }; 1584a91d3b3SRichard Henderson int i; 15961d9d6b0SStefan Hajnoczi 16061d9d6b0SStefan Hajnoczi for (i = 0; i < 2; i++) { 16161d9d6b0SStefan Hajnoczi ide_bus_new(&d->bus[i], &d->dev.qdev, i); 1624a91d3b3SRichard Henderson ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase, 1634a91d3b3SRichard Henderson port_info[i].iobase2); 16448a18b3cSHervé Poussineau ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq)); 16561d9d6b0SStefan Hajnoczi 166a9deb8c6SAvi Kivity bmdma_init(&d->bus[i], &d->bmdma[i], d); 16761d9d6b0SStefan Hajnoczi d->bmdma[i].bus = &d->bus[i]; 16861d9d6b0SStefan Hajnoczi qemu_add_vm_change_state_handler(d->bus[i].dma->ops->restart_cb, 169653af235SKevin Wolf &d->bmdma[i].dma); 17061d9d6b0SStefan Hajnoczi } 17161d9d6b0SStefan Hajnoczi } 17261d9d6b0SStefan Hajnoczi 173016512f3SHuacai Chen /* via ide func */ 174016512f3SHuacai Chen static int vt82c686b_ide_initfn(PCIDevice *dev) 175016512f3SHuacai Chen { 1763a93113aSDong Xu Wang PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 177016512f3SHuacai Chen uint8_t *pci_conf = d->dev.config; 178016512f3SHuacai Chen 179016512f3SHuacai Chen pci_config_set_prog_interface(pci_conf, 0x8a); /* legacy ATA mode */ 180016512f3SHuacai Chen pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0); 181016512f3SHuacai Chen 182016512f3SHuacai Chen qemu_register_reset(via_reset, d); 183a9deb8c6SAvi Kivity bmdma_setup_bar(d); 184e824b2ccSAvi Kivity pci_register_bar(&d->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar); 185016512f3SHuacai Chen 1861724f049SAlex Williamson vmstate_register(&dev->qdev, 0, &vmstate_ide_pci, d); 187016512f3SHuacai Chen 18861d9d6b0SStefan Hajnoczi vt82c686b_init_ports(d); 189016512f3SHuacai Chen 190016512f3SHuacai Chen return 0; 191016512f3SHuacai Chen } 192016512f3SHuacai Chen 193f90c2bcdSAlex Williamson static void vt82c686b_ide_exitfn(PCIDevice *dev) 194a9deb8c6SAvi Kivity { 195a9deb8c6SAvi Kivity PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 196a9deb8c6SAvi Kivity unsigned i; 197a9deb8c6SAvi Kivity 198a9deb8c6SAvi Kivity for (i = 0; i < 2; ++i) { 199a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io); 200a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma[i].extra_io); 201a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport); 202a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma[i].addr_ioport); 203a9deb8c6SAvi Kivity } 204a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma_bar); 205a9deb8c6SAvi Kivity } 206a9deb8c6SAvi Kivity 207016512f3SHuacai Chen void vt82c686b_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 208016512f3SHuacai Chen { 209016512f3SHuacai Chen PCIDevice *dev; 210016512f3SHuacai Chen 211016512f3SHuacai Chen dev = pci_create_simple(bus, devfn, "via-ide"); 212016512f3SHuacai Chen pci_ide_create_devs(dev, hd_table); 213016512f3SHuacai Chen } 214016512f3SHuacai Chen 21540021f08SAnthony Liguori static void via_ide_class_init(ObjectClass *klass, void *data) 21640021f08SAnthony Liguori { 21739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 21840021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 21940021f08SAnthony Liguori 22040021f08SAnthony Liguori k->init = vt82c686b_ide_initfn; 22140021f08SAnthony Liguori k->exit = vt82c686b_ide_exitfn; 22240021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 22340021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_IDE; 22440021f08SAnthony Liguori k->revision = 0x06; 22540021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 22639bffca2SAnthony Liguori dc->no_user = 1; 22740021f08SAnthony Liguori } 22840021f08SAnthony Liguori 22939bffca2SAnthony Liguori static TypeInfo via_ide_info = { 23040021f08SAnthony Liguori .name = "via-ide", 23139bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 23239bffca2SAnthony Liguori .instance_size = sizeof(PCIIDEState), 23340021f08SAnthony Liguori .class_init = via_ide_class_init, 234016512f3SHuacai Chen }; 235016512f3SHuacai Chen 23683f7d43aSAndreas Färber static void via_ide_register_types(void) 237016512f3SHuacai Chen { 23839bffca2SAnthony Liguori type_register_static(&via_ide_info); 239016512f3SHuacai Chen } 24083f7d43aSAndreas Färber 24183f7d43aSAndreas Färber type_init(via_ide_register_types) 242