xref: /qemu/hw/ide/via.c (revision 7dd687ba1b99009d31235d75c082279715dbf676)
1016512f3SHuacai Chen /*
2016512f3SHuacai Chen  * QEMU IDE Emulation: PCI VIA82C686B support.
3016512f3SHuacai Chen  *
4016512f3SHuacai Chen  * Copyright (c) 2003 Fabrice Bellard
5016512f3SHuacai Chen  * Copyright (c) 2006 Openedhand Ltd.
6016512f3SHuacai Chen  * Copyright (c) 2010 Huacai Chen <zltjiangshi@gmail.com>
7016512f3SHuacai Chen  *
8016512f3SHuacai Chen  * Permission is hereby granted, free of charge, to any person obtaining a copy
9016512f3SHuacai Chen  * of this software and associated documentation files (the "Software"), to deal
10016512f3SHuacai Chen  * in the Software without restriction, including without limitation the rights
11016512f3SHuacai Chen  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12016512f3SHuacai Chen  * copies of the Software, and to permit persons to whom the Software is
13016512f3SHuacai Chen  * furnished to do so, subject to the following conditions:
14016512f3SHuacai Chen  *
15016512f3SHuacai Chen  * The above copyright notice and this permission notice shall be included in
16016512f3SHuacai Chen  * all copies or substantial portions of the Software.
17016512f3SHuacai Chen  *
18016512f3SHuacai Chen  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19016512f3SHuacai Chen  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20016512f3SHuacai Chen  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21016512f3SHuacai Chen  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22016512f3SHuacai Chen  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23016512f3SHuacai Chen  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24016512f3SHuacai Chen  * THE SOFTWARE.
25016512f3SHuacai Chen  */
2653239262SPeter Maydell #include "qemu/osdep.h"
27a9c94277SMarkus Armbruster #include "hw/hw.h"
28a9c94277SMarkus Armbruster #include "hw/pci/pci.h"
299c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
309c17d615SPaolo Bonzini #include "sysemu/dma.h"
31016512f3SHuacai Chen 
32a9c94277SMarkus Armbruster #include "hw/ide/pci.h"
333eee2611SJohn Snow #include "trace.h"
34016512f3SHuacai Chen 
350252e66cSBALATON Zoltan static const struct {
360252e66cSBALATON Zoltan     int iobase;
370252e66cSBALATON Zoltan     int iobase2;
380252e66cSBALATON Zoltan     int isairq;
390252e66cSBALATON Zoltan } port_info[] = {
400252e66cSBALATON Zoltan     {0x1f0, 0x3f6, 14},
410252e66cSBALATON Zoltan     {0x170, 0x376, 15},
420252e66cSBALATON Zoltan };
430252e66cSBALATON Zoltan 
44a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr,
45a9deb8c6SAvi Kivity                            unsigned size)
46016512f3SHuacai Chen {
47016512f3SHuacai Chen     BMDMAState *bm = opaque;
48016512f3SHuacai Chen     uint32_t val;
49016512f3SHuacai Chen 
50a9deb8c6SAvi Kivity     if (size != 1) {
51a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
52a9deb8c6SAvi Kivity     }
53a9deb8c6SAvi Kivity 
54016512f3SHuacai Chen     switch (addr & 3) {
55016512f3SHuacai Chen     case 0:
56016512f3SHuacai Chen         val = bm->cmd;
57016512f3SHuacai Chen         break;
58016512f3SHuacai Chen     case 2:
59016512f3SHuacai Chen         val = bm->status;
60016512f3SHuacai Chen         break;
61016512f3SHuacai Chen     default:
62016512f3SHuacai Chen         val = 0xff;
63016512f3SHuacai Chen         break;
64016512f3SHuacai Chen     }
653eee2611SJohn Snow 
663eee2611SJohn Snow     trace_bmdma_read_via(addr, val);
67016512f3SHuacai Chen     return val;
68016512f3SHuacai Chen }
69016512f3SHuacai Chen 
70a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
71a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
72016512f3SHuacai Chen {
73016512f3SHuacai Chen     BMDMAState *bm = opaque;
74a9deb8c6SAvi Kivity 
75a9deb8c6SAvi Kivity     if (size != 1) {
76a9deb8c6SAvi Kivity         return;
77a9deb8c6SAvi Kivity     }
78a9deb8c6SAvi Kivity 
793eee2611SJohn Snow     trace_bmdma_write_via(addr, val);
80016512f3SHuacai Chen     switch (addr & 3) {
81a9deb8c6SAvi Kivity     case 0:
820ed8b6f6SBlue Swirl         bmdma_cmd_writeb(bm, val);
830ed8b6f6SBlue Swirl         break;
84016512f3SHuacai Chen     case 2:
85016512f3SHuacai Chen         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
86016512f3SHuacai Chen         break;
87016512f3SHuacai Chen     default:;
88016512f3SHuacai Chen     }
89016512f3SHuacai Chen }
90016512f3SHuacai Chen 
91a348f108SStefan Weil static const MemoryRegionOps via_bmdma_ops = {
92a9deb8c6SAvi Kivity     .read = bmdma_read,
93a9deb8c6SAvi Kivity     .write = bmdma_write,
94a9deb8c6SAvi Kivity };
95a9deb8c6SAvi Kivity 
96a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
97016512f3SHuacai Chen {
98016512f3SHuacai Chen     int i;
99016512f3SHuacai Chen 
1001437c94bSPaolo Bonzini     memory_region_init(&d->bmdma_bar, OBJECT(d), "via-bmdma-container", 16);
101016512f3SHuacai Chen     for(i = 0;i < 2; i++) {
102016512f3SHuacai Chen         BMDMAState *bm = &d->bmdma[i];
103016512f3SHuacai Chen 
1041437c94bSPaolo Bonzini         memory_region_init_io(&bm->extra_io, OBJECT(d), &via_bmdma_ops, bm,
105a9deb8c6SAvi Kivity                               "via-bmdma", 4);
106a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
1071437c94bSPaolo Bonzini         memory_region_init_io(&bm->addr_ioport, OBJECT(d),
1081437c94bSPaolo Bonzini                               &bmdma_addr_ioport_ops, bm, "bmdma", 4);
109a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
110016512f3SHuacai Chen     }
111016512f3SHuacai Chen }
112016512f3SHuacai Chen 
113*7dd687baSBALATON Zoltan static void via_ide_reset(void *opaque)
114016512f3SHuacai Chen {
115016512f3SHuacai Chen     PCIIDEState *d = opaque;
116f6c11d56SAndreas Färber     PCIDevice *pd = PCI_DEVICE(d);
117f6c11d56SAndreas Färber     uint8_t *pci_conf = pd->config;
118016512f3SHuacai Chen     int i;
119016512f3SHuacai Chen 
120016512f3SHuacai Chen     for (i = 0; i < 2; i++) {
121016512f3SHuacai Chen         ide_bus_reset(&d->bus[i]);
122016512f3SHuacai Chen     }
123016512f3SHuacai Chen 
124016512f3SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_WAIT);
125016512f3SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
126016512f3SHuacai Chen                  PCI_STATUS_DEVSEL_MEDIUM);
127016512f3SHuacai Chen 
128016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_0, 0x000001f0);
129016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_1, 0x000003f4);
130016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_2, 0x00000170);
131016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_3, 0x00000374);
132016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_4, 0x0000cc01); /* BMIBA: 20-23h */
133016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_INTERRUPT_LINE, 0x0000010e);
134016512f3SHuacai Chen 
135016512f3SHuacai Chen     /* IDE chip enable, IDE configuration 1/2, IDE FIFO Configuration*/
136016512f3SHuacai Chen     pci_set_long(pci_conf + 0x40, 0x0a090600);
137016512f3SHuacai Chen     /* IDE misc configuration 1/2/3 */
138016512f3SHuacai Chen     pci_set_long(pci_conf + 0x44, 0x00c00068);
139016512f3SHuacai Chen     /* IDE Timing control */
140016512f3SHuacai Chen     pci_set_long(pci_conf + 0x48, 0xa8a8a8a8);
141016512f3SHuacai Chen     /* IDE Address Setup Time */
142016512f3SHuacai Chen     pci_set_long(pci_conf + 0x4c, 0x000000ff);
143016512f3SHuacai Chen     /* UltraDMA Extended Timing Control*/
144016512f3SHuacai Chen     pci_set_long(pci_conf + 0x50, 0x07070707);
145016512f3SHuacai Chen     /* UltraDMA FIFO Control */
146016512f3SHuacai Chen     pci_set_long(pci_conf + 0x54, 0x00000004);
147016512f3SHuacai Chen     /* IDE primary sector size */
148016512f3SHuacai Chen     pci_set_long(pci_conf + 0x60, 0x00000200);
149016512f3SHuacai Chen     /* IDE secondary sector size */
150016512f3SHuacai Chen     pci_set_long(pci_conf + 0x68, 0x00000200);
151016512f3SHuacai Chen     /* PCI PM Block */
152016512f3SHuacai Chen     pci_set_long(pci_conf + 0xc0, 0x00020001);
153016512f3SHuacai Chen }
154016512f3SHuacai Chen 
155*7dd687baSBALATON Zoltan static void via_ide_realize(PCIDevice *dev, Error **errp)
1560252e66cSBALATON Zoltan {
1570252e66cSBALATON Zoltan     PCIIDEState *d = PCI_IDE(dev);
1580252e66cSBALATON Zoltan     uint8_t *pci_conf = dev->config;
1594a91d3b3SRichard Henderson     int i;
16061d9d6b0SStefan Hajnoczi 
1610252e66cSBALATON Zoltan     pci_config_set_prog_interface(pci_conf, 0x8a); /* legacy ATA mode */
1620252e66cSBALATON Zoltan     pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
1630252e66cSBALATON Zoltan 
164*7dd687baSBALATON Zoltan     qemu_register_reset(via_ide_reset, d);
1650252e66cSBALATON Zoltan     bmdma_setup_bar(d);
1660252e66cSBALATON Zoltan     pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
1670252e66cSBALATON Zoltan 
1680252e66cSBALATON Zoltan     vmstate_register(DEVICE(dev), 0, &vmstate_ide_pci, d);
1690252e66cSBALATON Zoltan 
17061d9d6b0SStefan Hajnoczi     for (i = 0; i < 2; i++) {
171c6baf942SAndreas Färber         ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2);
1724a91d3b3SRichard Henderson         ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase,
1734a91d3b3SRichard Henderson                         port_info[i].iobase2);
17448a18b3cSHervé Poussineau         ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq));
17561d9d6b0SStefan Hajnoczi 
176a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
17761d9d6b0SStefan Hajnoczi         d->bmdma[i].bus = &d->bus[i];
178f878c916SPaolo Bonzini         ide_register_restart_cb(&d->bus[i]);
17961d9d6b0SStefan Hajnoczi     }
18061d9d6b0SStefan Hajnoczi }
18161d9d6b0SStefan Hajnoczi 
182*7dd687baSBALATON Zoltan static void via_ide_exitfn(PCIDevice *dev)
183a9deb8c6SAvi Kivity {
184f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
185a9deb8c6SAvi Kivity     unsigned i;
186a9deb8c6SAvi Kivity 
187a9deb8c6SAvi Kivity     for (i = 0; i < 2; ++i) {
188a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
189a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
190a9deb8c6SAvi Kivity     }
191a9deb8c6SAvi Kivity }
192a9deb8c6SAvi Kivity 
193*7dd687baSBALATON Zoltan void via_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
194016512f3SHuacai Chen {
195016512f3SHuacai Chen     PCIDevice *dev;
196016512f3SHuacai Chen 
197016512f3SHuacai Chen     dev = pci_create_simple(bus, devfn, "via-ide");
198016512f3SHuacai Chen     pci_ide_create_devs(dev, hd_table);
199016512f3SHuacai Chen }
200016512f3SHuacai Chen 
20140021f08SAnthony Liguori static void via_ide_class_init(ObjectClass *klass, void *data)
20240021f08SAnthony Liguori {
20339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
20440021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
20540021f08SAnthony Liguori 
206*7dd687baSBALATON Zoltan     k->realize = via_ide_realize;
207*7dd687baSBALATON Zoltan     k->exit = via_ide_exitfn;
20840021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
20940021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_IDE;
21040021f08SAnthony Liguori     k->revision = 0x06;
21140021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
212125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
21340021f08SAnthony Liguori }
21440021f08SAnthony Liguori 
2158c43a6f0SAndreas Färber static const TypeInfo via_ide_info = {
21640021f08SAnthony Liguori     .name          = "via-ide",
217f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
21840021f08SAnthony Liguori     .class_init    = via_ide_class_init,
219016512f3SHuacai Chen };
220016512f3SHuacai Chen 
22183f7d43aSAndreas Färber static void via_ide_register_types(void)
222016512f3SHuacai Chen {
22339bffca2SAnthony Liguori     type_register_static(&via_ide_info);
224016512f3SHuacai Chen }
22583f7d43aSAndreas Färber 
22683f7d43aSAndreas Färber type_init(via_ide_register_types)
227