xref: /qemu/hw/ide/via.c (revision 68eadfa2c6ee0ff357aaf674cc4cf0702393bcd1)
1016512f3SHuacai Chen /*
2016512f3SHuacai Chen  * QEMU IDE Emulation: PCI VIA82C686B support.
3016512f3SHuacai Chen  *
4016512f3SHuacai Chen  * Copyright (c) 2003 Fabrice Bellard
5016512f3SHuacai Chen  * Copyright (c) 2006 Openedhand Ltd.
6016512f3SHuacai Chen  * Copyright (c) 2010 Huacai Chen <zltjiangshi@gmail.com>
7016512f3SHuacai Chen  *
8016512f3SHuacai Chen  * Permission is hereby granted, free of charge, to any person obtaining a copy
9016512f3SHuacai Chen  * of this software and associated documentation files (the "Software"), to deal
10016512f3SHuacai Chen  * in the Software without restriction, including without limitation the rights
11016512f3SHuacai Chen  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12016512f3SHuacai Chen  * copies of the Software, and to permit persons to whom the Software is
13016512f3SHuacai Chen  * furnished to do so, subject to the following conditions:
14016512f3SHuacai Chen  *
15016512f3SHuacai Chen  * The above copyright notice and this permission notice shall be included in
16016512f3SHuacai Chen  * all copies or substantial portions of the Software.
17016512f3SHuacai Chen  *
18016512f3SHuacai Chen  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19016512f3SHuacai Chen  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20016512f3SHuacai Chen  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21016512f3SHuacai Chen  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22016512f3SHuacai Chen  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23016512f3SHuacai Chen  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24016512f3SHuacai Chen  * THE SOFTWARE.
25016512f3SHuacai Chen  */
260b8fa32fSMarkus Armbruster 
2753239262SPeter Maydell #include "qemu/osdep.h"
28a9c94277SMarkus Armbruster #include "hw/pci/pci.h"
29d6454270SMarkus Armbruster #include "migration/vmstate.h"
300b8fa32fSMarkus Armbruster #include "qemu/module.h"
319c17d615SPaolo Bonzini #include "sysemu/dma.h"
322792cf20SBALATON Zoltan #include "hw/isa/vt82c686.h"
33a9c94277SMarkus Armbruster #include "hw/ide/pci.h"
34*68eadfa2SBernhard Beschow #include "hw/irq.h"
353eee2611SJohn Snow #include "trace.h"
36016512f3SHuacai Chen 
37a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr,
38a9deb8c6SAvi Kivity                            unsigned size)
39016512f3SHuacai Chen {
40016512f3SHuacai Chen     BMDMAState *bm = opaque;
41016512f3SHuacai Chen     uint32_t val;
42016512f3SHuacai Chen 
43a9deb8c6SAvi Kivity     if (size != 1) {
44a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
45a9deb8c6SAvi Kivity     }
46a9deb8c6SAvi Kivity 
47016512f3SHuacai Chen     switch (addr & 3) {
48016512f3SHuacai Chen     case 0:
49016512f3SHuacai Chen         val = bm->cmd;
50016512f3SHuacai Chen         break;
51016512f3SHuacai Chen     case 2:
52016512f3SHuacai Chen         val = bm->status;
53016512f3SHuacai Chen         break;
54016512f3SHuacai Chen     default:
55016512f3SHuacai Chen         val = 0xff;
56016512f3SHuacai Chen         break;
57016512f3SHuacai Chen     }
583eee2611SJohn Snow 
593eee2611SJohn Snow     trace_bmdma_read_via(addr, val);
60016512f3SHuacai Chen     return val;
61016512f3SHuacai Chen }
62016512f3SHuacai Chen 
63a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
64a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
65016512f3SHuacai Chen {
66016512f3SHuacai Chen     BMDMAState *bm = opaque;
67a9deb8c6SAvi Kivity 
68a9deb8c6SAvi Kivity     if (size != 1) {
69a9deb8c6SAvi Kivity         return;
70a9deb8c6SAvi Kivity     }
71a9deb8c6SAvi Kivity 
723eee2611SJohn Snow     trace_bmdma_write_via(addr, val);
73016512f3SHuacai Chen     switch (addr & 3) {
74a9deb8c6SAvi Kivity     case 0:
750ed8b6f6SBlue Swirl         bmdma_cmd_writeb(bm, val);
760ed8b6f6SBlue Swirl         break;
77016512f3SHuacai Chen     case 2:
78016512f3SHuacai Chen         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
79016512f3SHuacai Chen         break;
80016512f3SHuacai Chen     default:;
81016512f3SHuacai Chen     }
82016512f3SHuacai Chen }
83016512f3SHuacai Chen 
84a348f108SStefan Weil static const MemoryRegionOps via_bmdma_ops = {
85a9deb8c6SAvi Kivity     .read = bmdma_read,
86a9deb8c6SAvi Kivity     .write = bmdma_write,
87a9deb8c6SAvi Kivity };
88a9deb8c6SAvi Kivity 
89a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
90016512f3SHuacai Chen {
91016512f3SHuacai Chen     int i;
92016512f3SHuacai Chen 
931437c94bSPaolo Bonzini     memory_region_init(&d->bmdma_bar, OBJECT(d), "via-bmdma-container", 16);
94d39d792eSPhilippe Mathieu-Daudé     for (i = 0; i < ARRAY_SIZE(d->bmdma); i++) {
95016512f3SHuacai Chen         BMDMAState *bm = &d->bmdma[i];
96016512f3SHuacai Chen 
971437c94bSPaolo Bonzini         memory_region_init_io(&bm->extra_io, OBJECT(d), &via_bmdma_ops, bm,
98a9deb8c6SAvi Kivity                               "via-bmdma", 4);
99a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
1001437c94bSPaolo Bonzini         memory_region_init_io(&bm->addr_ioport, OBJECT(d),
1011437c94bSPaolo Bonzini                               &bmdma_addr_ioport_ops, bm, "bmdma", 4);
102a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
103016512f3SHuacai Chen     }
104016512f3SHuacai Chen }
105016512f3SHuacai Chen 
1064ea98d31SBALATON Zoltan static void via_ide_set_irq(void *opaque, int n, int level)
1074ea98d31SBALATON Zoltan {
108*68eadfa2SBernhard Beschow     PCIIDEState *s = opaque;
109*68eadfa2SBernhard Beschow     PCIDevice *d = PCI_DEVICE(s);
1104ea98d31SBALATON Zoltan 
1114ea98d31SBALATON Zoltan     if (level) {
1124ea98d31SBALATON Zoltan         d->config[0x70 + n * 8] |= 0x80;
1134ea98d31SBALATON Zoltan     } else {
1144ea98d31SBALATON Zoltan         d->config[0x70 + n * 8] &= ~0x80;
1154ea98d31SBALATON Zoltan     }
1164ea98d31SBALATON Zoltan 
117*68eadfa2SBernhard Beschow     qemu_set_irq(s->isa_irq[n], level);
1184ea98d31SBALATON Zoltan }
1194ea98d31SBALATON Zoltan 
12071d3bacdSPhilippe Mathieu-Daudé static void via_ide_reset(DeviceState *dev)
121016512f3SHuacai Chen {
12271d3bacdSPhilippe Mathieu-Daudé     PCIIDEState *d = PCI_IDE(dev);
12371d3bacdSPhilippe Mathieu-Daudé     PCIDevice *pd = PCI_DEVICE(dev);
124f6c11d56SAndreas Färber     uint8_t *pci_conf = pd->config;
125016512f3SHuacai Chen     int i;
126016512f3SHuacai Chen 
127d39d792eSPhilippe Mathieu-Daudé     for (i = 0; i < ARRAY_SIZE(d->bus); i++) {
128016512f3SHuacai Chen         ide_bus_reset(&d->bus[i]);
129016512f3SHuacai Chen     }
130016512f3SHuacai Chen 
1314ea98d31SBALATON Zoltan     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_WAIT);
132016512f3SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
133016512f3SHuacai Chen                  PCI_STATUS_DEVSEL_MEDIUM);
134016512f3SHuacai Chen 
135016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_0, 0x000001f0);
136016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_1, 0x000003f4);
137016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_2, 0x00000170);
138016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_3, 0x00000374);
139016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_4, 0x0000cc01); /* BMIBA: 20-23h */
140016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_INTERRUPT_LINE, 0x0000010e);
141016512f3SHuacai Chen 
142016512f3SHuacai Chen     /* IDE chip enable, IDE configuration 1/2, IDE FIFO Configuration*/
143016512f3SHuacai Chen     pci_set_long(pci_conf + 0x40, 0x0a090600);
144016512f3SHuacai Chen     /* IDE misc configuration 1/2/3 */
145016512f3SHuacai Chen     pci_set_long(pci_conf + 0x44, 0x00c00068);
146016512f3SHuacai Chen     /* IDE Timing control */
147016512f3SHuacai Chen     pci_set_long(pci_conf + 0x48, 0xa8a8a8a8);
148016512f3SHuacai Chen     /* IDE Address Setup Time */
149016512f3SHuacai Chen     pci_set_long(pci_conf + 0x4c, 0x000000ff);
150016512f3SHuacai Chen     /* UltraDMA Extended Timing Control*/
151016512f3SHuacai Chen     pci_set_long(pci_conf + 0x50, 0x07070707);
152016512f3SHuacai Chen     /* UltraDMA FIFO Control */
153016512f3SHuacai Chen     pci_set_long(pci_conf + 0x54, 0x00000004);
154016512f3SHuacai Chen     /* IDE primary sector size */
155016512f3SHuacai Chen     pci_set_long(pci_conf + 0x60, 0x00000200);
156016512f3SHuacai Chen     /* IDE secondary sector size */
157016512f3SHuacai Chen     pci_set_long(pci_conf + 0x68, 0x00000200);
158016512f3SHuacai Chen     /* PCI PM Block */
159016512f3SHuacai Chen     pci_set_long(pci_conf + 0xc0, 0x00020001);
160016512f3SHuacai Chen }
161016512f3SHuacai Chen 
1627dd687baSBALATON Zoltan static void via_ide_realize(PCIDevice *dev, Error **errp)
1630252e66cSBALATON Zoltan {
1640252e66cSBALATON Zoltan     PCIIDEState *d = PCI_IDE(dev);
165627a445aSMark Cave-Ayland     DeviceState *ds = DEVICE(dev);
1660252e66cSBALATON Zoltan     uint8_t *pci_conf = dev->config;
1674a91d3b3SRichard Henderson     int i;
16861d9d6b0SStefan Hajnoczi 
169fa8ac1b7SMark Cave-Ayland     pci_config_set_prog_interface(pci_conf, 0x8a); /* legacy mode */
1700252e66cSBALATON Zoltan     pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
1713a514010SMark Cave-Ayland     dev->wmask[PCI_INTERRUPT_LINE] = 0;
17220042479SMark Cave-Ayland     dev->wmask[PCI_CLASS_PROG] = 5;
1730252e66cSBALATON Zoltan 
1744ea98d31SBALATON Zoltan     memory_region_init_io(&d->data_bar[0], OBJECT(d), &pci_ide_data_le_ops,
1754ea98d31SBALATON Zoltan                           &d->bus[0], "via-ide0-data", 8);
1764ea98d31SBALATON Zoltan     pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &d->data_bar[0]);
1774ea98d31SBALATON Zoltan 
1784ea98d31SBALATON Zoltan     memory_region_init_io(&d->cmd_bar[0], OBJECT(d), &pci_ide_cmd_le_ops,
1794ea98d31SBALATON Zoltan                           &d->bus[0], "via-ide0-cmd", 4);
1804ea98d31SBALATON Zoltan     pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd_bar[0]);
1814ea98d31SBALATON Zoltan 
1824ea98d31SBALATON Zoltan     memory_region_init_io(&d->data_bar[1], OBJECT(d), &pci_ide_data_le_ops,
1834ea98d31SBALATON Zoltan                           &d->bus[1], "via-ide1-data", 8);
1844ea98d31SBALATON Zoltan     pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_IO, &d->data_bar[1]);
1854ea98d31SBALATON Zoltan 
1864ea98d31SBALATON Zoltan     memory_region_init_io(&d->cmd_bar[1], OBJECT(d), &pci_ide_cmd_le_ops,
1874ea98d31SBALATON Zoltan                           &d->bus[1], "via-ide1-cmd", 4);
1884ea98d31SBALATON Zoltan     pci_register_bar(dev, 3, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd_bar[1]);
1894ea98d31SBALATON Zoltan 
1900252e66cSBALATON Zoltan     bmdma_setup_bar(d);
1910252e66cSBALATON Zoltan     pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
1920252e66cSBALATON Zoltan 
193d39d792eSPhilippe Mathieu-Daudé     qdev_init_gpio_in(ds, via_ide_set_irq, ARRAY_SIZE(d->bus));
194d39d792eSPhilippe Mathieu-Daudé     for (i = 0; i < ARRAY_SIZE(d->bus); i++) {
195d39d792eSPhilippe Mathieu-Daudé         ide_bus_init(&d->bus[i], sizeof(d->bus[i]), ds, i, MAX_IDE_DEVS);
196c9519630SPhilippe Mathieu-Daudé         ide_bus_init_output_irq(&d->bus[i], qdev_get_gpio_in(ds, i));
19761d9d6b0SStefan Hajnoczi 
198a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
19961d9d6b0SStefan Hajnoczi         d->bmdma[i].bus = &d->bus[i];
200e29b1246SPhilippe Mathieu-Daudé         ide_bus_register_restart_cb(&d->bus[i]);
20161d9d6b0SStefan Hajnoczi     }
20261d9d6b0SStefan Hajnoczi }
20361d9d6b0SStefan Hajnoczi 
2047dd687baSBALATON Zoltan static void via_ide_exitfn(PCIDevice *dev)
205a9deb8c6SAvi Kivity {
206f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
207a9deb8c6SAvi Kivity     unsigned i;
208a9deb8c6SAvi Kivity 
209d39d792eSPhilippe Mathieu-Daudé     for (i = 0; i < ARRAY_SIZE(d->bmdma); ++i) {
210a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
211a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
212a9deb8c6SAvi Kivity     }
213a9deb8c6SAvi Kivity }
214a9deb8c6SAvi Kivity 
21540021f08SAnthony Liguori static void via_ide_class_init(ObjectClass *klass, void *data)
21640021f08SAnthony Liguori {
21739bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
21840021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
21940021f08SAnthony Liguori 
22071d3bacdSPhilippe Mathieu-Daudé     dc->reset = via_ide_reset;
22175f2b28bSMark Cave-Ayland     dc->vmsd = &vmstate_ide_pci;
2227c8eae45SBALATON Zoltan     /* Reason: only works as function of VIA southbridge */
2237c8eae45SBALATON Zoltan     dc->user_creatable = false;
2247c8eae45SBALATON Zoltan 
2257dd687baSBALATON Zoltan     k->realize = via_ide_realize;
2267dd687baSBALATON Zoltan     k->exit = via_ide_exitfn;
22740021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
22840021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_IDE;
22940021f08SAnthony Liguori     k->revision = 0x06;
23040021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
231125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
23240021f08SAnthony Liguori }
23340021f08SAnthony Liguori 
2348c43a6f0SAndreas Färber static const TypeInfo via_ide_info = {
2354b8fd066SBernhard Beschow     .name          = TYPE_VIA_IDE,
236f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
23740021f08SAnthony Liguori     .class_init    = via_ide_class_init,
238016512f3SHuacai Chen };
239016512f3SHuacai Chen 
24083f7d43aSAndreas Färber static void via_ide_register_types(void)
241016512f3SHuacai Chen {
24239bffca2SAnthony Liguori     type_register_static(&via_ide_info);
243016512f3SHuacai Chen }
24483f7d43aSAndreas Färber 
24583f7d43aSAndreas Färber type_init(via_ide_register_types)
246