xref: /qemu/hw/ide/via.c (revision 4ea98d317eb442c738f898f16cfdd47a18b7ca49)
1016512f3SHuacai Chen /*
2016512f3SHuacai Chen  * QEMU IDE Emulation: PCI VIA82C686B support.
3016512f3SHuacai Chen  *
4016512f3SHuacai Chen  * Copyright (c) 2003 Fabrice Bellard
5016512f3SHuacai Chen  * Copyright (c) 2006 Openedhand Ltd.
6016512f3SHuacai Chen  * Copyright (c) 2010 Huacai Chen <zltjiangshi@gmail.com>
7016512f3SHuacai Chen  *
8016512f3SHuacai Chen  * Permission is hereby granted, free of charge, to any person obtaining a copy
9016512f3SHuacai Chen  * of this software and associated documentation files (the "Software"), to deal
10016512f3SHuacai Chen  * in the Software without restriction, including without limitation the rights
11016512f3SHuacai Chen  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12016512f3SHuacai Chen  * copies of the Software, and to permit persons to whom the Software is
13016512f3SHuacai Chen  * furnished to do so, subject to the following conditions:
14016512f3SHuacai Chen  *
15016512f3SHuacai Chen  * The above copyright notice and this permission notice shall be included in
16016512f3SHuacai Chen  * all copies or substantial portions of the Software.
17016512f3SHuacai Chen  *
18016512f3SHuacai Chen  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19016512f3SHuacai Chen  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20016512f3SHuacai Chen  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21016512f3SHuacai Chen  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22016512f3SHuacai Chen  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23016512f3SHuacai Chen  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24016512f3SHuacai Chen  * THE SOFTWARE.
25016512f3SHuacai Chen  */
2653239262SPeter Maydell #include "qemu/osdep.h"
27a9c94277SMarkus Armbruster #include "hw/hw.h"
28a9c94277SMarkus Armbruster #include "hw/pci/pci.h"
299c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
309c17d615SPaolo Bonzini #include "sysemu/dma.h"
31016512f3SHuacai Chen 
32a9c94277SMarkus Armbruster #include "hw/ide/pci.h"
333eee2611SJohn Snow #include "trace.h"
34016512f3SHuacai Chen 
35a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr,
36a9deb8c6SAvi Kivity                            unsigned size)
37016512f3SHuacai Chen {
38016512f3SHuacai Chen     BMDMAState *bm = opaque;
39016512f3SHuacai Chen     uint32_t val;
40016512f3SHuacai Chen 
41a9deb8c6SAvi Kivity     if (size != 1) {
42a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
43a9deb8c6SAvi Kivity     }
44a9deb8c6SAvi Kivity 
45016512f3SHuacai Chen     switch (addr & 3) {
46016512f3SHuacai Chen     case 0:
47016512f3SHuacai Chen         val = bm->cmd;
48016512f3SHuacai Chen         break;
49016512f3SHuacai Chen     case 2:
50016512f3SHuacai Chen         val = bm->status;
51016512f3SHuacai Chen         break;
52016512f3SHuacai Chen     default:
53016512f3SHuacai Chen         val = 0xff;
54016512f3SHuacai Chen         break;
55016512f3SHuacai Chen     }
563eee2611SJohn Snow 
573eee2611SJohn Snow     trace_bmdma_read_via(addr, val);
58016512f3SHuacai Chen     return val;
59016512f3SHuacai Chen }
60016512f3SHuacai Chen 
61a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
62a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
63016512f3SHuacai Chen {
64016512f3SHuacai Chen     BMDMAState *bm = opaque;
65a9deb8c6SAvi Kivity 
66a9deb8c6SAvi Kivity     if (size != 1) {
67a9deb8c6SAvi Kivity         return;
68a9deb8c6SAvi Kivity     }
69a9deb8c6SAvi Kivity 
703eee2611SJohn Snow     trace_bmdma_write_via(addr, val);
71016512f3SHuacai Chen     switch (addr & 3) {
72a9deb8c6SAvi Kivity     case 0:
730ed8b6f6SBlue Swirl         bmdma_cmd_writeb(bm, val);
740ed8b6f6SBlue Swirl         break;
75016512f3SHuacai Chen     case 2:
76016512f3SHuacai Chen         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
77016512f3SHuacai Chen         break;
78016512f3SHuacai Chen     default:;
79016512f3SHuacai Chen     }
80016512f3SHuacai Chen }
81016512f3SHuacai Chen 
82a348f108SStefan Weil static const MemoryRegionOps via_bmdma_ops = {
83a9deb8c6SAvi Kivity     .read = bmdma_read,
84a9deb8c6SAvi Kivity     .write = bmdma_write,
85a9deb8c6SAvi Kivity };
86a9deb8c6SAvi Kivity 
87a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
88016512f3SHuacai Chen {
89016512f3SHuacai Chen     int i;
90016512f3SHuacai Chen 
911437c94bSPaolo Bonzini     memory_region_init(&d->bmdma_bar, OBJECT(d), "via-bmdma-container", 16);
92016512f3SHuacai Chen     for(i = 0;i < 2; i++) {
93016512f3SHuacai Chen         BMDMAState *bm = &d->bmdma[i];
94016512f3SHuacai Chen 
951437c94bSPaolo Bonzini         memory_region_init_io(&bm->extra_io, OBJECT(d), &via_bmdma_ops, bm,
96a9deb8c6SAvi Kivity                               "via-bmdma", 4);
97a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
981437c94bSPaolo Bonzini         memory_region_init_io(&bm->addr_ioport, OBJECT(d),
991437c94bSPaolo Bonzini                               &bmdma_addr_ioport_ops, bm, "bmdma", 4);
100a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
101016512f3SHuacai Chen     }
102016512f3SHuacai Chen }
103016512f3SHuacai Chen 
104*4ea98d31SBALATON Zoltan static void via_ide_set_irq(void *opaque, int n, int level)
105*4ea98d31SBALATON Zoltan {
106*4ea98d31SBALATON Zoltan     PCIDevice *d = PCI_DEVICE(opaque);
107*4ea98d31SBALATON Zoltan 
108*4ea98d31SBALATON Zoltan     if (level) {
109*4ea98d31SBALATON Zoltan         d->config[0x70 + n * 8] |= 0x80;
110*4ea98d31SBALATON Zoltan     } else {
111*4ea98d31SBALATON Zoltan         d->config[0x70 + n * 8] &= ~0x80;
112*4ea98d31SBALATON Zoltan     }
113*4ea98d31SBALATON Zoltan 
114*4ea98d31SBALATON Zoltan     level = (d->config[0x70] & 0x80) || (d->config[0x78] & 0x80);
115*4ea98d31SBALATON Zoltan     n = pci_get_byte(d->config + PCI_INTERRUPT_LINE);
116*4ea98d31SBALATON Zoltan     if (n) {
117*4ea98d31SBALATON Zoltan         qemu_set_irq(isa_get_irq(NULL, n), level);
118*4ea98d31SBALATON Zoltan     }
119*4ea98d31SBALATON Zoltan }
120*4ea98d31SBALATON Zoltan 
1217dd687baSBALATON Zoltan static void via_ide_reset(void *opaque)
122016512f3SHuacai Chen {
123016512f3SHuacai Chen     PCIIDEState *d = opaque;
124f6c11d56SAndreas Färber     PCIDevice *pd = PCI_DEVICE(d);
125f6c11d56SAndreas Färber     uint8_t *pci_conf = pd->config;
126016512f3SHuacai Chen     int i;
127016512f3SHuacai Chen 
128016512f3SHuacai Chen     for (i = 0; i < 2; i++) {
129016512f3SHuacai Chen         ide_bus_reset(&d->bus[i]);
130016512f3SHuacai Chen     }
131016512f3SHuacai Chen 
132*4ea98d31SBALATON Zoltan     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_WAIT);
133016512f3SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
134016512f3SHuacai Chen                  PCI_STATUS_DEVSEL_MEDIUM);
135016512f3SHuacai Chen 
136016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_0, 0x000001f0);
137016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_1, 0x000003f4);
138016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_2, 0x00000170);
139016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_3, 0x00000374);
140016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_4, 0x0000cc01); /* BMIBA: 20-23h */
141016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_INTERRUPT_LINE, 0x0000010e);
142016512f3SHuacai Chen 
143016512f3SHuacai Chen     /* IDE chip enable, IDE configuration 1/2, IDE FIFO Configuration*/
144016512f3SHuacai Chen     pci_set_long(pci_conf + 0x40, 0x0a090600);
145016512f3SHuacai Chen     /* IDE misc configuration 1/2/3 */
146016512f3SHuacai Chen     pci_set_long(pci_conf + 0x44, 0x00c00068);
147016512f3SHuacai Chen     /* IDE Timing control */
148016512f3SHuacai Chen     pci_set_long(pci_conf + 0x48, 0xa8a8a8a8);
149016512f3SHuacai Chen     /* IDE Address Setup Time */
150016512f3SHuacai Chen     pci_set_long(pci_conf + 0x4c, 0x000000ff);
151016512f3SHuacai Chen     /* UltraDMA Extended Timing Control*/
152016512f3SHuacai Chen     pci_set_long(pci_conf + 0x50, 0x07070707);
153016512f3SHuacai Chen     /* UltraDMA FIFO Control */
154016512f3SHuacai Chen     pci_set_long(pci_conf + 0x54, 0x00000004);
155016512f3SHuacai Chen     /* IDE primary sector size */
156016512f3SHuacai Chen     pci_set_long(pci_conf + 0x60, 0x00000200);
157016512f3SHuacai Chen     /* IDE secondary sector size */
158016512f3SHuacai Chen     pci_set_long(pci_conf + 0x68, 0x00000200);
159016512f3SHuacai Chen     /* PCI PM Block */
160016512f3SHuacai Chen     pci_set_long(pci_conf + 0xc0, 0x00020001);
161016512f3SHuacai Chen }
162016512f3SHuacai Chen 
1637dd687baSBALATON Zoltan static void via_ide_realize(PCIDevice *dev, Error **errp)
1640252e66cSBALATON Zoltan {
1650252e66cSBALATON Zoltan     PCIIDEState *d = PCI_IDE(dev);
1660252e66cSBALATON Zoltan     uint8_t *pci_conf = dev->config;
1674a91d3b3SRichard Henderson     int i;
16861d9d6b0SStefan Hajnoczi 
169*4ea98d31SBALATON Zoltan     pci_config_set_prog_interface(pci_conf, 0x8f); /* native PCI ATA mode */
1700252e66cSBALATON Zoltan     pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
171*4ea98d31SBALATON Zoltan     dev->wmask[PCI_INTERRUPT_LINE] = 0xf;
1720252e66cSBALATON Zoltan 
1737dd687baSBALATON Zoltan     qemu_register_reset(via_ide_reset, d);
174*4ea98d31SBALATON Zoltan 
175*4ea98d31SBALATON Zoltan     memory_region_init_io(&d->data_bar[0], OBJECT(d), &pci_ide_data_le_ops,
176*4ea98d31SBALATON Zoltan                           &d->bus[0], "via-ide0-data", 8);
177*4ea98d31SBALATON Zoltan     pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &d->data_bar[0]);
178*4ea98d31SBALATON Zoltan 
179*4ea98d31SBALATON Zoltan     memory_region_init_io(&d->cmd_bar[0], OBJECT(d), &pci_ide_cmd_le_ops,
180*4ea98d31SBALATON Zoltan                           &d->bus[0], "via-ide0-cmd", 4);
181*4ea98d31SBALATON Zoltan     pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd_bar[0]);
182*4ea98d31SBALATON Zoltan 
183*4ea98d31SBALATON Zoltan     memory_region_init_io(&d->data_bar[1], OBJECT(d), &pci_ide_data_le_ops,
184*4ea98d31SBALATON Zoltan                           &d->bus[1], "via-ide1-data", 8);
185*4ea98d31SBALATON Zoltan     pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_IO, &d->data_bar[1]);
186*4ea98d31SBALATON Zoltan 
187*4ea98d31SBALATON Zoltan     memory_region_init_io(&d->cmd_bar[1], OBJECT(d), &pci_ide_cmd_le_ops,
188*4ea98d31SBALATON Zoltan                           &d->bus[1], "via-ide1-cmd", 4);
189*4ea98d31SBALATON Zoltan     pci_register_bar(dev, 3, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd_bar[1]);
190*4ea98d31SBALATON Zoltan 
1910252e66cSBALATON Zoltan     bmdma_setup_bar(d);
1920252e66cSBALATON Zoltan     pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
1930252e66cSBALATON Zoltan 
1940252e66cSBALATON Zoltan     vmstate_register(DEVICE(dev), 0, &vmstate_ide_pci, d);
1950252e66cSBALATON Zoltan 
19661d9d6b0SStefan Hajnoczi     for (i = 0; i < 2; i++) {
197c6baf942SAndreas Färber         ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2);
198*4ea98d31SBALATON Zoltan         ide_init2(&d->bus[i], qemu_allocate_irq(via_ide_set_irq, d, i));
19961d9d6b0SStefan Hajnoczi 
200a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
20161d9d6b0SStefan Hajnoczi         d->bmdma[i].bus = &d->bus[i];
202f878c916SPaolo Bonzini         ide_register_restart_cb(&d->bus[i]);
20361d9d6b0SStefan Hajnoczi     }
20461d9d6b0SStefan Hajnoczi }
20561d9d6b0SStefan Hajnoczi 
2067dd687baSBALATON Zoltan static void via_ide_exitfn(PCIDevice *dev)
207a9deb8c6SAvi Kivity {
208f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
209a9deb8c6SAvi Kivity     unsigned i;
210a9deb8c6SAvi Kivity 
211a9deb8c6SAvi Kivity     for (i = 0; i < 2; ++i) {
212a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
213a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
214a9deb8c6SAvi Kivity     }
215a9deb8c6SAvi Kivity }
216a9deb8c6SAvi Kivity 
2177dd687baSBALATON Zoltan void via_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
218016512f3SHuacai Chen {
219016512f3SHuacai Chen     PCIDevice *dev;
220016512f3SHuacai Chen 
221016512f3SHuacai Chen     dev = pci_create_simple(bus, devfn, "via-ide");
222016512f3SHuacai Chen     pci_ide_create_devs(dev, hd_table);
223016512f3SHuacai Chen }
224016512f3SHuacai Chen 
22540021f08SAnthony Liguori static void via_ide_class_init(ObjectClass *klass, void *data)
22640021f08SAnthony Liguori {
22739bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
22840021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
22940021f08SAnthony Liguori 
2307dd687baSBALATON Zoltan     k->realize = via_ide_realize;
2317dd687baSBALATON Zoltan     k->exit = via_ide_exitfn;
23240021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
23340021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_IDE;
23440021f08SAnthony Liguori     k->revision = 0x06;
23540021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
236125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
23740021f08SAnthony Liguori }
23840021f08SAnthony Liguori 
2398c43a6f0SAndreas Färber static const TypeInfo via_ide_info = {
24040021f08SAnthony Liguori     .name          = "via-ide",
241f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
24240021f08SAnthony Liguori     .class_init    = via_ide_class_init,
243016512f3SHuacai Chen };
244016512f3SHuacai Chen 
24583f7d43aSAndreas Färber static void via_ide_register_types(void)
246016512f3SHuacai Chen {
24739bffca2SAnthony Liguori     type_register_static(&via_ide_info);
248016512f3SHuacai Chen }
24983f7d43aSAndreas Färber 
25083f7d43aSAndreas Färber type_init(via_ide_register_types)
251