xref: /qemu/hw/ide/via.c (revision 48a18b3c698295e4d891f34e919615e84e20f027)
1016512f3SHuacai Chen /*
2016512f3SHuacai Chen  * QEMU IDE Emulation: PCI VIA82C686B support.
3016512f3SHuacai Chen  *
4016512f3SHuacai Chen  * Copyright (c) 2003 Fabrice Bellard
5016512f3SHuacai Chen  * Copyright (c) 2006 Openedhand Ltd.
6016512f3SHuacai Chen  * Copyright (c) 2010 Huacai Chen <zltjiangshi@gmail.com>
7016512f3SHuacai Chen  *
8016512f3SHuacai Chen  * Permission is hereby granted, free of charge, to any person obtaining a copy
9016512f3SHuacai Chen  * of this software and associated documentation files (the "Software"), to deal
10016512f3SHuacai Chen  * in the Software without restriction, including without limitation the rights
11016512f3SHuacai Chen  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12016512f3SHuacai Chen  * copies of the Software, and to permit persons to whom the Software is
13016512f3SHuacai Chen  * furnished to do so, subject to the following conditions:
14016512f3SHuacai Chen  *
15016512f3SHuacai Chen  * The above copyright notice and this permission notice shall be included in
16016512f3SHuacai Chen  * all copies or substantial portions of the Software.
17016512f3SHuacai Chen  *
18016512f3SHuacai Chen  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19016512f3SHuacai Chen  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20016512f3SHuacai Chen  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21016512f3SHuacai Chen  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22016512f3SHuacai Chen  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23016512f3SHuacai Chen  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24016512f3SHuacai Chen  * THE SOFTWARE.
25016512f3SHuacai Chen  */
26016512f3SHuacai Chen #include <hw/hw.h>
27016512f3SHuacai Chen #include <hw/pc.h>
28016512f3SHuacai Chen #include <hw/pci.h>
29016512f3SHuacai Chen #include <hw/isa.h>
30016512f3SHuacai Chen #include "block.h"
31016512f3SHuacai Chen #include "sysemu.h"
32016512f3SHuacai Chen #include "dma.h"
33016512f3SHuacai Chen 
34016512f3SHuacai Chen #include <hw/ide/pci.h>
35016512f3SHuacai Chen 
36a9deb8c6SAvi Kivity static uint64_t bmdma_read(void *opaque, target_phys_addr_t addr,
37a9deb8c6SAvi Kivity                            unsigned size)
38016512f3SHuacai Chen {
39016512f3SHuacai Chen     BMDMAState *bm = opaque;
40016512f3SHuacai Chen     uint32_t val;
41016512f3SHuacai Chen 
42a9deb8c6SAvi Kivity     if (size != 1) {
43a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
44a9deb8c6SAvi Kivity     }
45a9deb8c6SAvi Kivity 
46016512f3SHuacai Chen     switch (addr & 3) {
47016512f3SHuacai Chen     case 0:
48016512f3SHuacai Chen         val = bm->cmd;
49016512f3SHuacai Chen         break;
50016512f3SHuacai Chen     case 2:
51016512f3SHuacai Chen         val = bm->status;
52016512f3SHuacai Chen         break;
53016512f3SHuacai Chen     default:
54016512f3SHuacai Chen         val = 0xff;
55016512f3SHuacai Chen         break;
56016512f3SHuacai Chen     }
57016512f3SHuacai Chen #ifdef DEBUG_IDE
58016512f3SHuacai Chen     printf("bmdma: readb 0x%02x : 0x%02x\n", addr, val);
59016512f3SHuacai Chen #endif
60016512f3SHuacai Chen     return val;
61016512f3SHuacai Chen }
62016512f3SHuacai Chen 
63a9deb8c6SAvi Kivity static void bmdma_write(void *opaque, target_phys_addr_t addr,
64a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
65016512f3SHuacai Chen {
66016512f3SHuacai Chen     BMDMAState *bm = opaque;
67a9deb8c6SAvi Kivity 
68a9deb8c6SAvi Kivity     if (size != 1) {
69a9deb8c6SAvi Kivity         return;
70a9deb8c6SAvi Kivity     }
71a9deb8c6SAvi Kivity 
72016512f3SHuacai Chen #ifdef DEBUG_IDE
73016512f3SHuacai Chen     printf("bmdma: writeb 0x%02x : 0x%02x\n", addr, val);
74016512f3SHuacai Chen #endif
75016512f3SHuacai Chen     switch (addr & 3) {
76a9deb8c6SAvi Kivity     case 0:
77a9deb8c6SAvi Kivity         return bmdma_cmd_writeb(bm, val);
78016512f3SHuacai Chen     case 2:
79016512f3SHuacai Chen         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
80016512f3SHuacai Chen         break;
81016512f3SHuacai Chen     default:;
82016512f3SHuacai Chen     }
83016512f3SHuacai Chen }
84016512f3SHuacai Chen 
85a9deb8c6SAvi Kivity static MemoryRegionOps via_bmdma_ops = {
86a9deb8c6SAvi Kivity     .read = bmdma_read,
87a9deb8c6SAvi Kivity     .write = bmdma_write,
88a9deb8c6SAvi Kivity };
89a9deb8c6SAvi Kivity 
90a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
91016512f3SHuacai Chen {
92016512f3SHuacai Chen     int i;
93016512f3SHuacai Chen 
94a9deb8c6SAvi Kivity     memory_region_init(&d->bmdma_bar, "via-bmdma-container", 16);
95016512f3SHuacai Chen     for(i = 0;i < 2; i++) {
96016512f3SHuacai Chen         BMDMAState *bm = &d->bmdma[i];
97016512f3SHuacai Chen 
98a9deb8c6SAvi Kivity         memory_region_init_io(&bm->extra_io, &via_bmdma_ops, bm,
99a9deb8c6SAvi Kivity                               "via-bmdma", 4);
100a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
101a9deb8c6SAvi Kivity         memory_region_init_io(&bm->addr_ioport, &bmdma_addr_ioport_ops, bm,
102a9deb8c6SAvi Kivity                               "bmdma", 4);
103a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
104016512f3SHuacai Chen     }
105016512f3SHuacai Chen }
106016512f3SHuacai Chen 
107016512f3SHuacai Chen static void via_reset(void *opaque)
108016512f3SHuacai Chen {
109016512f3SHuacai Chen     PCIIDEState *d = opaque;
110016512f3SHuacai Chen     uint8_t *pci_conf = d->dev.config;
111016512f3SHuacai Chen     int i;
112016512f3SHuacai Chen 
113016512f3SHuacai Chen     for (i = 0; i < 2; i++) {
114016512f3SHuacai Chen         ide_bus_reset(&d->bus[i]);
115016512f3SHuacai Chen     }
116016512f3SHuacai Chen 
117016512f3SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_WAIT);
118016512f3SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
119016512f3SHuacai Chen                  PCI_STATUS_DEVSEL_MEDIUM);
120016512f3SHuacai Chen 
121016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_0, 0x000001f0);
122016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_1, 0x000003f4);
123016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_2, 0x00000170);
124016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_3, 0x00000374);
125016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_BASE_ADDRESS_4, 0x0000cc01); /* BMIBA: 20-23h */
126016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_INTERRUPT_LINE, 0x0000010e);
127016512f3SHuacai Chen 
128016512f3SHuacai Chen     /* IDE chip enable, IDE configuration 1/2, IDE FIFO Configuration*/
129016512f3SHuacai Chen     pci_set_long(pci_conf + 0x40, 0x0a090600);
130016512f3SHuacai Chen     /* IDE misc configuration 1/2/3 */
131016512f3SHuacai Chen     pci_set_long(pci_conf + 0x44, 0x00c00068);
132016512f3SHuacai Chen     /* IDE Timing control */
133016512f3SHuacai Chen     pci_set_long(pci_conf + 0x48, 0xa8a8a8a8);
134016512f3SHuacai Chen     /* IDE Address Setup Time */
135016512f3SHuacai Chen     pci_set_long(pci_conf + 0x4c, 0x000000ff);
136016512f3SHuacai Chen     /* UltraDMA Extended Timing Control*/
137016512f3SHuacai Chen     pci_set_long(pci_conf + 0x50, 0x07070707);
138016512f3SHuacai Chen     /* UltraDMA FIFO Control */
139016512f3SHuacai Chen     pci_set_long(pci_conf + 0x54, 0x00000004);
140016512f3SHuacai Chen     /* IDE primary sector size */
141016512f3SHuacai Chen     pci_set_long(pci_conf + 0x60, 0x00000200);
142016512f3SHuacai Chen     /* IDE secondary sector size */
143016512f3SHuacai Chen     pci_set_long(pci_conf + 0x68, 0x00000200);
144016512f3SHuacai Chen     /* PCI PM Block */
145016512f3SHuacai Chen     pci_set_long(pci_conf + 0xc0, 0x00020001);
146016512f3SHuacai Chen }
147016512f3SHuacai Chen 
14861d9d6b0SStefan Hajnoczi static void vt82c686b_init_ports(PCIIDEState *d) {
1494a91d3b3SRichard Henderson     static const struct {
15061d9d6b0SStefan Hajnoczi         int iobase;
15161d9d6b0SStefan Hajnoczi         int iobase2;
15261d9d6b0SStefan Hajnoczi         int isairq;
15361d9d6b0SStefan Hajnoczi     } port_info[] = {
15461d9d6b0SStefan Hajnoczi         {0x1f0, 0x3f6, 14},
15561d9d6b0SStefan Hajnoczi         {0x170, 0x376, 15},
15661d9d6b0SStefan Hajnoczi     };
1574a91d3b3SRichard Henderson     int i;
15861d9d6b0SStefan Hajnoczi 
15961d9d6b0SStefan Hajnoczi     for (i = 0; i < 2; i++) {
16061d9d6b0SStefan Hajnoczi         ide_bus_new(&d->bus[i], &d->dev.qdev, i);
1614a91d3b3SRichard Henderson         ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase,
1624a91d3b3SRichard Henderson                         port_info[i].iobase2);
163*48a18b3cSHervé Poussineau         ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq));
16461d9d6b0SStefan Hajnoczi 
165a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
16661d9d6b0SStefan Hajnoczi         d->bmdma[i].bus = &d->bus[i];
16761d9d6b0SStefan Hajnoczi         qemu_add_vm_change_state_handler(d->bus[i].dma->ops->restart_cb,
168653af235SKevin Wolf                                          &d->bmdma[i].dma);
16961d9d6b0SStefan Hajnoczi     }
17061d9d6b0SStefan Hajnoczi }
17161d9d6b0SStefan Hajnoczi 
172016512f3SHuacai Chen /* via ide func */
173016512f3SHuacai Chen static int vt82c686b_ide_initfn(PCIDevice *dev)
174016512f3SHuacai Chen {
1753a93113aSDong Xu Wang     PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev);
176016512f3SHuacai Chen     uint8_t *pci_conf = d->dev.config;
177016512f3SHuacai Chen 
178016512f3SHuacai Chen     pci_config_set_prog_interface(pci_conf, 0x8a); /* legacy ATA mode */
179016512f3SHuacai Chen     pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
180016512f3SHuacai Chen 
181016512f3SHuacai Chen     qemu_register_reset(via_reset, d);
182a9deb8c6SAvi Kivity     bmdma_setup_bar(d);
183e824b2ccSAvi Kivity     pci_register_bar(&d->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
184016512f3SHuacai Chen 
1851724f049SAlex Williamson     vmstate_register(&dev->qdev, 0, &vmstate_ide_pci, d);
186016512f3SHuacai Chen 
18761d9d6b0SStefan Hajnoczi     vt82c686b_init_ports(d);
188016512f3SHuacai Chen 
189016512f3SHuacai Chen     return 0;
190016512f3SHuacai Chen }
191016512f3SHuacai Chen 
192a9deb8c6SAvi Kivity static int vt82c686b_ide_exitfn(PCIDevice *dev)
193a9deb8c6SAvi Kivity {
194a9deb8c6SAvi Kivity     PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev);
195a9deb8c6SAvi Kivity     unsigned i;
196a9deb8c6SAvi Kivity 
197a9deb8c6SAvi Kivity     for (i = 0; i < 2; ++i) {
198a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
199a9deb8c6SAvi Kivity         memory_region_destroy(&d->bmdma[i].extra_io);
200a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
201a9deb8c6SAvi Kivity         memory_region_destroy(&d->bmdma[i].addr_ioport);
202a9deb8c6SAvi Kivity     }
203a9deb8c6SAvi Kivity     memory_region_destroy(&d->bmdma_bar);
204a9deb8c6SAvi Kivity 
205a9deb8c6SAvi Kivity     return 0;
206a9deb8c6SAvi Kivity }
207a9deb8c6SAvi Kivity 
208016512f3SHuacai Chen void vt82c686b_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
209016512f3SHuacai Chen {
210016512f3SHuacai Chen     PCIDevice *dev;
211016512f3SHuacai Chen 
212016512f3SHuacai Chen     dev = pci_create_simple(bus, devfn, "via-ide");
213016512f3SHuacai Chen     pci_ide_create_devs(dev, hd_table);
214016512f3SHuacai Chen }
215016512f3SHuacai Chen 
216016512f3SHuacai Chen static PCIDeviceInfo via_ide_info = {
217016512f3SHuacai Chen     .qdev.name    = "via-ide",
218016512f3SHuacai Chen     .qdev.size    = sizeof(PCIIDEState),
219016512f3SHuacai Chen     .qdev.no_user = 1,
220016512f3SHuacai Chen     .init         = vt82c686b_ide_initfn,
221a9deb8c6SAvi Kivity     .exit         = vt82c686b_ide_exitfn,
22265ff544bSIsaku Yamahata     .vendor_id    = PCI_VENDOR_ID_VIA,
22365ff544bSIsaku Yamahata     .device_id    = PCI_DEVICE_ID_VIA_IDE,
22465ff544bSIsaku Yamahata     .revision     = 0x06,
22565ff544bSIsaku Yamahata     .class_id     = PCI_CLASS_STORAGE_IDE,
226016512f3SHuacai Chen };
227016512f3SHuacai Chen 
228016512f3SHuacai Chen static void via_ide_register(void)
229016512f3SHuacai Chen {
230016512f3SHuacai Chen     pci_qdev_register(&via_ide_info);
231016512f3SHuacai Chen }
232016512f3SHuacai Chen device_init(via_ide_register);
233