1016512f3SHuacai Chen /* 2016512f3SHuacai Chen * QEMU IDE Emulation: PCI VIA82C686B support. 3016512f3SHuacai Chen * 4016512f3SHuacai Chen * Copyright (c) 2003 Fabrice Bellard 5016512f3SHuacai Chen * Copyright (c) 2006 Openedhand Ltd. 6016512f3SHuacai Chen * Copyright (c) 2010 Huacai Chen <zltjiangshi@gmail.com> 7016512f3SHuacai Chen * 8016512f3SHuacai Chen * Permission is hereby granted, free of charge, to any person obtaining a copy 9016512f3SHuacai Chen * of this software and associated documentation files (the "Software"), to deal 10016512f3SHuacai Chen * in the Software without restriction, including without limitation the rights 11016512f3SHuacai Chen * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 12016512f3SHuacai Chen * copies of the Software, and to permit persons to whom the Software is 13016512f3SHuacai Chen * furnished to do so, subject to the following conditions: 14016512f3SHuacai Chen * 15016512f3SHuacai Chen * The above copyright notice and this permission notice shall be included in 16016512f3SHuacai Chen * all copies or substantial portions of the Software. 17016512f3SHuacai Chen * 18016512f3SHuacai Chen * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19016512f3SHuacai Chen * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20016512f3SHuacai Chen * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21016512f3SHuacai Chen * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 22016512f3SHuacai Chen * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 23016512f3SHuacai Chen * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 24016512f3SHuacai Chen * THE SOFTWARE. 25016512f3SHuacai Chen */ 2653239262SPeter Maydell #include "qemu/osdep.h" 27a9c94277SMarkus Armbruster #include "hw/hw.h" 28a9c94277SMarkus Armbruster #include "hw/i386/pc.h" 29a9c94277SMarkus Armbruster #include "hw/pci/pci.h" 30a9c94277SMarkus Armbruster #include "hw/isa/isa.h" 314be74634SMarkus Armbruster #include "sysemu/block-backend.h" 329c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 339c17d615SPaolo Bonzini #include "sysemu/dma.h" 34016512f3SHuacai Chen 35a9c94277SMarkus Armbruster #include "hw/ide/pci.h" 36*3eee2611SJohn Snow #include "trace.h" 37016512f3SHuacai Chen 38a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, 39a9deb8c6SAvi Kivity unsigned size) 40016512f3SHuacai Chen { 41016512f3SHuacai Chen BMDMAState *bm = opaque; 42016512f3SHuacai Chen uint32_t val; 43016512f3SHuacai Chen 44a9deb8c6SAvi Kivity if (size != 1) { 45a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 46a9deb8c6SAvi Kivity } 47a9deb8c6SAvi Kivity 48016512f3SHuacai Chen switch (addr & 3) { 49016512f3SHuacai Chen case 0: 50016512f3SHuacai Chen val = bm->cmd; 51016512f3SHuacai Chen break; 52016512f3SHuacai Chen case 2: 53016512f3SHuacai Chen val = bm->status; 54016512f3SHuacai Chen break; 55016512f3SHuacai Chen default: 56016512f3SHuacai Chen val = 0xff; 57016512f3SHuacai Chen break; 58016512f3SHuacai Chen } 59*3eee2611SJohn Snow 60*3eee2611SJohn Snow trace_bmdma_read_via(addr, val); 61016512f3SHuacai Chen return val; 62016512f3SHuacai Chen } 63016512f3SHuacai Chen 64a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr, 65a9deb8c6SAvi Kivity uint64_t val, unsigned size) 66016512f3SHuacai Chen { 67016512f3SHuacai Chen BMDMAState *bm = opaque; 68a9deb8c6SAvi Kivity 69a9deb8c6SAvi Kivity if (size != 1) { 70a9deb8c6SAvi Kivity return; 71a9deb8c6SAvi Kivity } 72a9deb8c6SAvi Kivity 73*3eee2611SJohn Snow trace_bmdma_write_via(addr, val); 74016512f3SHuacai Chen switch (addr & 3) { 75a9deb8c6SAvi Kivity case 0: 760ed8b6f6SBlue Swirl bmdma_cmd_writeb(bm, val); 770ed8b6f6SBlue Swirl break; 78016512f3SHuacai Chen case 2: 79016512f3SHuacai Chen bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 80016512f3SHuacai Chen break; 81016512f3SHuacai Chen default:; 82016512f3SHuacai Chen } 83016512f3SHuacai Chen } 84016512f3SHuacai Chen 85a348f108SStefan Weil static const MemoryRegionOps via_bmdma_ops = { 86a9deb8c6SAvi Kivity .read = bmdma_read, 87a9deb8c6SAvi Kivity .write = bmdma_write, 88a9deb8c6SAvi Kivity }; 89a9deb8c6SAvi Kivity 90a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d) 91016512f3SHuacai Chen { 92016512f3SHuacai Chen int i; 93016512f3SHuacai Chen 941437c94bSPaolo Bonzini memory_region_init(&d->bmdma_bar, OBJECT(d), "via-bmdma-container", 16); 95016512f3SHuacai Chen for(i = 0;i < 2; i++) { 96016512f3SHuacai Chen BMDMAState *bm = &d->bmdma[i]; 97016512f3SHuacai Chen 981437c94bSPaolo Bonzini memory_region_init_io(&bm->extra_io, OBJECT(d), &via_bmdma_ops, bm, 99a9deb8c6SAvi Kivity "via-bmdma", 4); 100a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io); 1011437c94bSPaolo Bonzini memory_region_init_io(&bm->addr_ioport, OBJECT(d), 1021437c94bSPaolo Bonzini &bmdma_addr_ioport_ops, bm, "bmdma", 4); 103a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport); 104016512f3SHuacai Chen } 105016512f3SHuacai Chen } 106016512f3SHuacai Chen 107016512f3SHuacai Chen static void via_reset(void *opaque) 108016512f3SHuacai Chen { 109016512f3SHuacai Chen PCIIDEState *d = opaque; 110f6c11d56SAndreas Färber PCIDevice *pd = PCI_DEVICE(d); 111f6c11d56SAndreas Färber uint8_t *pci_conf = pd->config; 112016512f3SHuacai Chen int i; 113016512f3SHuacai Chen 114016512f3SHuacai Chen for (i = 0; i < 2; i++) { 115016512f3SHuacai Chen ide_bus_reset(&d->bus[i]); 116016512f3SHuacai Chen } 117016512f3SHuacai Chen 118016512f3SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_WAIT); 119016512f3SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK | 120016512f3SHuacai Chen PCI_STATUS_DEVSEL_MEDIUM); 121016512f3SHuacai Chen 122016512f3SHuacai Chen pci_set_long(pci_conf + PCI_BASE_ADDRESS_0, 0x000001f0); 123016512f3SHuacai Chen pci_set_long(pci_conf + PCI_BASE_ADDRESS_1, 0x000003f4); 124016512f3SHuacai Chen pci_set_long(pci_conf + PCI_BASE_ADDRESS_2, 0x00000170); 125016512f3SHuacai Chen pci_set_long(pci_conf + PCI_BASE_ADDRESS_3, 0x00000374); 126016512f3SHuacai Chen pci_set_long(pci_conf + PCI_BASE_ADDRESS_4, 0x0000cc01); /* BMIBA: 20-23h */ 127016512f3SHuacai Chen pci_set_long(pci_conf + PCI_INTERRUPT_LINE, 0x0000010e); 128016512f3SHuacai Chen 129016512f3SHuacai Chen /* IDE chip enable, IDE configuration 1/2, IDE FIFO Configuration*/ 130016512f3SHuacai Chen pci_set_long(pci_conf + 0x40, 0x0a090600); 131016512f3SHuacai Chen /* IDE misc configuration 1/2/3 */ 132016512f3SHuacai Chen pci_set_long(pci_conf + 0x44, 0x00c00068); 133016512f3SHuacai Chen /* IDE Timing control */ 134016512f3SHuacai Chen pci_set_long(pci_conf + 0x48, 0xa8a8a8a8); 135016512f3SHuacai Chen /* IDE Address Setup Time */ 136016512f3SHuacai Chen pci_set_long(pci_conf + 0x4c, 0x000000ff); 137016512f3SHuacai Chen /* UltraDMA Extended Timing Control*/ 138016512f3SHuacai Chen pci_set_long(pci_conf + 0x50, 0x07070707); 139016512f3SHuacai Chen /* UltraDMA FIFO Control */ 140016512f3SHuacai Chen pci_set_long(pci_conf + 0x54, 0x00000004); 141016512f3SHuacai Chen /* IDE primary sector size */ 142016512f3SHuacai Chen pci_set_long(pci_conf + 0x60, 0x00000200); 143016512f3SHuacai Chen /* IDE secondary sector size */ 144016512f3SHuacai Chen pci_set_long(pci_conf + 0x68, 0x00000200); 145016512f3SHuacai Chen /* PCI PM Block */ 146016512f3SHuacai Chen pci_set_long(pci_conf + 0xc0, 0x00020001); 147016512f3SHuacai Chen } 148016512f3SHuacai Chen 14961d9d6b0SStefan Hajnoczi static void vt82c686b_init_ports(PCIIDEState *d) { 1504a91d3b3SRichard Henderson static const struct { 15161d9d6b0SStefan Hajnoczi int iobase; 15261d9d6b0SStefan Hajnoczi int iobase2; 15361d9d6b0SStefan Hajnoczi int isairq; 15461d9d6b0SStefan Hajnoczi } port_info[] = { 15561d9d6b0SStefan Hajnoczi {0x1f0, 0x3f6, 14}, 15661d9d6b0SStefan Hajnoczi {0x170, 0x376, 15}, 15761d9d6b0SStefan Hajnoczi }; 1584a91d3b3SRichard Henderson int i; 15961d9d6b0SStefan Hajnoczi 16061d9d6b0SStefan Hajnoczi for (i = 0; i < 2; i++) { 161c6baf942SAndreas Färber ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2); 1624a91d3b3SRichard Henderson ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase, 1634a91d3b3SRichard Henderson port_info[i].iobase2); 16448a18b3cSHervé Poussineau ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq)); 16561d9d6b0SStefan Hajnoczi 166a9deb8c6SAvi Kivity bmdma_init(&d->bus[i], &d->bmdma[i], d); 16761d9d6b0SStefan Hajnoczi d->bmdma[i].bus = &d->bus[i]; 168f878c916SPaolo Bonzini ide_register_restart_cb(&d->bus[i]); 16961d9d6b0SStefan Hajnoczi } 17061d9d6b0SStefan Hajnoczi } 17161d9d6b0SStefan Hajnoczi 172016512f3SHuacai Chen /* via ide func */ 1739af21dbeSMarkus Armbruster static void vt82c686b_ide_realize(PCIDevice *dev, Error **errp) 174016512f3SHuacai Chen { 175f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 176f6c11d56SAndreas Färber uint8_t *pci_conf = dev->config; 177016512f3SHuacai Chen 178016512f3SHuacai Chen pci_config_set_prog_interface(pci_conf, 0x8a); /* legacy ATA mode */ 179016512f3SHuacai Chen pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0); 180016512f3SHuacai Chen 181016512f3SHuacai Chen qemu_register_reset(via_reset, d); 182a9deb8c6SAvi Kivity bmdma_setup_bar(d); 183f6c11d56SAndreas Färber pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar); 184016512f3SHuacai Chen 185f6c11d56SAndreas Färber vmstate_register(DEVICE(dev), 0, &vmstate_ide_pci, d); 186016512f3SHuacai Chen 18761d9d6b0SStefan Hajnoczi vt82c686b_init_ports(d); 188016512f3SHuacai Chen } 189016512f3SHuacai Chen 190f90c2bcdSAlex Williamson static void vt82c686b_ide_exitfn(PCIDevice *dev) 191a9deb8c6SAvi Kivity { 192f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 193a9deb8c6SAvi Kivity unsigned i; 194a9deb8c6SAvi Kivity 195a9deb8c6SAvi Kivity for (i = 0; i < 2; ++i) { 196a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io); 197a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport); 198a9deb8c6SAvi Kivity } 199a9deb8c6SAvi Kivity } 200a9deb8c6SAvi Kivity 201016512f3SHuacai Chen void vt82c686b_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 202016512f3SHuacai Chen { 203016512f3SHuacai Chen PCIDevice *dev; 204016512f3SHuacai Chen 205016512f3SHuacai Chen dev = pci_create_simple(bus, devfn, "via-ide"); 206016512f3SHuacai Chen pci_ide_create_devs(dev, hd_table); 207016512f3SHuacai Chen } 208016512f3SHuacai Chen 20940021f08SAnthony Liguori static void via_ide_class_init(ObjectClass *klass, void *data) 21040021f08SAnthony Liguori { 21139bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 21240021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 21340021f08SAnthony Liguori 2149af21dbeSMarkus Armbruster k->realize = vt82c686b_ide_realize; 21540021f08SAnthony Liguori k->exit = vt82c686b_ide_exitfn; 21640021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 21740021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_IDE; 21840021f08SAnthony Liguori k->revision = 0x06; 21940021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 220125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 22140021f08SAnthony Liguori } 22240021f08SAnthony Liguori 2238c43a6f0SAndreas Färber static const TypeInfo via_ide_info = { 22440021f08SAnthony Liguori .name = "via-ide", 225f6c11d56SAndreas Färber .parent = TYPE_PCI_IDE, 22640021f08SAnthony Liguori .class_init = via_ide_class_init, 227016512f3SHuacai Chen }; 228016512f3SHuacai Chen 22983f7d43aSAndreas Färber static void via_ide_register_types(void) 230016512f3SHuacai Chen { 23139bffca2SAnthony Liguori type_register_static(&via_ide_info); 232016512f3SHuacai Chen } 23383f7d43aSAndreas Färber 23483f7d43aSAndreas Färber type_init(via_ide_register_types) 235