1a9dd6604SBALATON Zoltan /* 2a9dd6604SBALATON Zoltan * QEMU SiI3112A PCI to Serial ATA Controller Emulation 3a9dd6604SBALATON Zoltan * 4a9dd6604SBALATON Zoltan * Copyright (C) 2017 BALATON Zoltan <balaton@eik.bme.hu> 5a9dd6604SBALATON Zoltan * 6a9dd6604SBALATON Zoltan * This work is licensed under the terms of the GNU GPL, version 2 or later. 7a9dd6604SBALATON Zoltan * See the COPYING file in the top-level directory. 8a9dd6604SBALATON Zoltan * 9a9dd6604SBALATON Zoltan */ 10a9dd6604SBALATON Zoltan 11a9dd6604SBALATON Zoltan /* For documentation on this and similar cards see: 12a9dd6604SBALATON Zoltan * http://wiki.osdev.org/User:Quok/Silicon_Image_Datasheets 13a9dd6604SBALATON Zoltan */ 14a9dd6604SBALATON Zoltan 15d8e39b70SMarkus Armbruster #include "qemu/osdep.h" 16d8e39b70SMarkus Armbruster #include "hw/ide/pci.h" 17a9dd6604SBALATON Zoltan #include "trace.h" 18a9dd6604SBALATON Zoltan 19a9dd6604SBALATON Zoltan #define TYPE_SII3112_PCI "sii3112" 20a9dd6604SBALATON Zoltan #define SII3112_PCI(obj) OBJECT_CHECK(SiI3112PCIState, (obj), \ 21a9dd6604SBALATON Zoltan TYPE_SII3112_PCI) 22a9dd6604SBALATON Zoltan 23a9dd6604SBALATON Zoltan typedef struct SiI3112Regs { 24a9dd6604SBALATON Zoltan uint32_t confstat; 25a9dd6604SBALATON Zoltan uint32_t scontrol; 26a9dd6604SBALATON Zoltan uint16_t sien; 27a9dd6604SBALATON Zoltan uint8_t swdata; 28a9dd6604SBALATON Zoltan } SiI3112Regs; 29a9dd6604SBALATON Zoltan 30a9dd6604SBALATON Zoltan typedef struct SiI3112PCIState { 31a9dd6604SBALATON Zoltan PCIIDEState i; 32a9dd6604SBALATON Zoltan MemoryRegion mmio; 33a9dd6604SBALATON Zoltan SiI3112Regs regs[2]; 34a9dd6604SBALATON Zoltan } SiI3112PCIState; 35a9dd6604SBALATON Zoltan 36a9dd6604SBALATON Zoltan /* The sii3112_reg_read and sii3112_reg_write functions implement the 37a9dd6604SBALATON Zoltan * Internal Register Space - BAR5 (section 6.7 of the data sheet). 38a9dd6604SBALATON Zoltan */ 39a9dd6604SBALATON Zoltan 40a9dd6604SBALATON Zoltan static uint64_t sii3112_reg_read(void *opaque, hwaddr addr, 41a9dd6604SBALATON Zoltan unsigned int size) 42a9dd6604SBALATON Zoltan { 43a9dd6604SBALATON Zoltan SiI3112PCIState *d = opaque; 44a9dd6604SBALATON Zoltan uint64_t val = 0; 45a9dd6604SBALATON Zoltan 46a9dd6604SBALATON Zoltan switch (addr) { 47a9dd6604SBALATON Zoltan case 0x00: 48a9dd6604SBALATON Zoltan val = d->i.bmdma[0].cmd; 49a9dd6604SBALATON Zoltan break; 50a9dd6604SBALATON Zoltan case 0x01: 51a9dd6604SBALATON Zoltan val = d->regs[0].swdata; 52a9dd6604SBALATON Zoltan break; 53a9dd6604SBALATON Zoltan case 0x02: 54a9dd6604SBALATON Zoltan val = d->i.bmdma[0].status; 55a9dd6604SBALATON Zoltan break; 56a9dd6604SBALATON Zoltan case 0x03: 57a9dd6604SBALATON Zoltan val = 0; 58a9dd6604SBALATON Zoltan break; 59a9dd6604SBALATON Zoltan case 0x04 ... 0x07: 60a9dd6604SBALATON Zoltan val = bmdma_addr_ioport_ops.read(&d->i.bmdma[0], addr - 4, size); 61a9dd6604SBALATON Zoltan break; 62a9dd6604SBALATON Zoltan case 0x08: 63a9dd6604SBALATON Zoltan val = d->i.bmdma[1].cmd; 64a9dd6604SBALATON Zoltan break; 65a9dd6604SBALATON Zoltan case 0x09: 66a9dd6604SBALATON Zoltan val = d->regs[1].swdata; 67a9dd6604SBALATON Zoltan break; 68a9dd6604SBALATON Zoltan case 0x0a: 69a9dd6604SBALATON Zoltan val = d->i.bmdma[1].status; 70a9dd6604SBALATON Zoltan break; 71a9dd6604SBALATON Zoltan case 0x0b: 72a9dd6604SBALATON Zoltan val = 0; 73a9dd6604SBALATON Zoltan break; 74a9dd6604SBALATON Zoltan case 0x0c ... 0x0f: 75a9dd6604SBALATON Zoltan val = bmdma_addr_ioport_ops.read(&d->i.bmdma[1], addr - 12, size); 76a9dd6604SBALATON Zoltan break; 77a9dd6604SBALATON Zoltan case 0x10: 78a9dd6604SBALATON Zoltan val = d->i.bmdma[0].cmd; 79a9dd6604SBALATON Zoltan val |= (d->regs[0].confstat & (1UL << 11) ? (1 << 4) : 0); /*SATAINT0*/ 80a9dd6604SBALATON Zoltan val |= (d->regs[1].confstat & (1UL << 11) ? (1 << 6) : 0); /*SATAINT1*/ 81a9dd6604SBALATON Zoltan val |= (d->i.bmdma[1].status & BM_STATUS_INT ? (1 << 14) : 0); 823a14ba46SBALATON Zoltan val |= (uint32_t)d->i.bmdma[0].status << 16; 833a14ba46SBALATON Zoltan val |= (uint32_t)d->i.bmdma[1].status << 24; 84a9dd6604SBALATON Zoltan break; 85a9dd6604SBALATON Zoltan case 0x18: 86a9dd6604SBALATON Zoltan val = d->i.bmdma[1].cmd; 87a9dd6604SBALATON Zoltan val |= (d->regs[1].confstat & (1UL << 11) ? (1 << 4) : 0); 883a14ba46SBALATON Zoltan val |= (uint32_t)d->i.bmdma[1].status << 16; 89a9dd6604SBALATON Zoltan break; 90a9dd6604SBALATON Zoltan case 0x80 ... 0x87: 91*4eefdf7cSBALATON Zoltan val = pci_ide_data_le_ops.read(&d->i.bus[0], addr - 0x80, size); 92a9dd6604SBALATON Zoltan break; 93a9dd6604SBALATON Zoltan case 0x8a: 94*4eefdf7cSBALATON Zoltan val = pci_ide_cmd_le_ops.read(&d->i.bus[0], 2, size); 95a9dd6604SBALATON Zoltan break; 96a9dd6604SBALATON Zoltan case 0xa0: 97a9dd6604SBALATON Zoltan val = d->regs[0].confstat; 98a9dd6604SBALATON Zoltan break; 99a9dd6604SBALATON Zoltan case 0xc0 ... 0xc7: 100*4eefdf7cSBALATON Zoltan val = pci_ide_data_le_ops.read(&d->i.bus[1], addr - 0xc0, size); 101a9dd6604SBALATON Zoltan break; 102a9dd6604SBALATON Zoltan case 0xca: 103*4eefdf7cSBALATON Zoltan val = pci_ide_cmd_le_ops.read(&d->i.bus[1], 2, size); 104a9dd6604SBALATON Zoltan break; 105a9dd6604SBALATON Zoltan case 0xe0: 106a9dd6604SBALATON Zoltan val = d->regs[1].confstat; 107a9dd6604SBALATON Zoltan break; 108a9dd6604SBALATON Zoltan case 0x100: 109a9dd6604SBALATON Zoltan val = d->regs[0].scontrol; 110a9dd6604SBALATON Zoltan break; 111a9dd6604SBALATON Zoltan case 0x104: 112a9dd6604SBALATON Zoltan val = (d->i.bus[0].ifs[0].blk) ? 0x113 : 0; 113a9dd6604SBALATON Zoltan break; 114a9dd6604SBALATON Zoltan case 0x148: 1153a14ba46SBALATON Zoltan val = (uint32_t)d->regs[0].sien << 16; 116a9dd6604SBALATON Zoltan break; 117a9dd6604SBALATON Zoltan case 0x180: 118a9dd6604SBALATON Zoltan val = d->regs[1].scontrol; 119a9dd6604SBALATON Zoltan break; 120a9dd6604SBALATON Zoltan case 0x184: 121a9dd6604SBALATON Zoltan val = (d->i.bus[1].ifs[0].blk) ? 0x113 : 0; 122a9dd6604SBALATON Zoltan break; 123a9dd6604SBALATON Zoltan case 0x1c8: 1243a14ba46SBALATON Zoltan val = (uint32_t)d->regs[1].sien << 16; 125a9dd6604SBALATON Zoltan break; 126a9dd6604SBALATON Zoltan default: 127a9dd6604SBALATON Zoltan val = 0; 128a9dd6604SBALATON Zoltan } 129a9dd6604SBALATON Zoltan trace_sii3112_read(size, addr, val); 130a9dd6604SBALATON Zoltan return val; 131a9dd6604SBALATON Zoltan } 132a9dd6604SBALATON Zoltan 133a9dd6604SBALATON Zoltan static void sii3112_reg_write(void *opaque, hwaddr addr, 134a9dd6604SBALATON Zoltan uint64_t val, unsigned int size) 135a9dd6604SBALATON Zoltan { 136a9dd6604SBALATON Zoltan SiI3112PCIState *d = opaque; 137a9dd6604SBALATON Zoltan 138a9dd6604SBALATON Zoltan trace_sii3112_write(size, addr, val); 139a9dd6604SBALATON Zoltan switch (addr) { 140a9dd6604SBALATON Zoltan case 0x00: 141a9dd6604SBALATON Zoltan case 0x10: 142a9dd6604SBALATON Zoltan bmdma_cmd_writeb(&d->i.bmdma[0], val); 143a9dd6604SBALATON Zoltan break; 144a9dd6604SBALATON Zoltan case 0x01: 145a9dd6604SBALATON Zoltan case 0x11: 146a9dd6604SBALATON Zoltan d->regs[0].swdata = val & 0x3f; 147a9dd6604SBALATON Zoltan break; 148a9dd6604SBALATON Zoltan case 0x02: 149a9dd6604SBALATON Zoltan case 0x12: 150a9dd6604SBALATON Zoltan d->i.bmdma[0].status = (val & 0x60) | (d->i.bmdma[0].status & 1) | 151a9dd6604SBALATON Zoltan (d->i.bmdma[0].status & ~val & 6); 152a9dd6604SBALATON Zoltan break; 153a9dd6604SBALATON Zoltan case 0x04 ... 0x07: 154a9dd6604SBALATON Zoltan bmdma_addr_ioport_ops.write(&d->i.bmdma[0], addr - 4, val, size); 155a9dd6604SBALATON Zoltan break; 156a9dd6604SBALATON Zoltan case 0x08: 157a9dd6604SBALATON Zoltan case 0x18: 158a9dd6604SBALATON Zoltan bmdma_cmd_writeb(&d->i.bmdma[1], val); 159a9dd6604SBALATON Zoltan break; 160a9dd6604SBALATON Zoltan case 0x09: 161a9dd6604SBALATON Zoltan case 0x19: 162a9dd6604SBALATON Zoltan d->regs[1].swdata = val & 0x3f; 163a9dd6604SBALATON Zoltan break; 164a9dd6604SBALATON Zoltan case 0x0a: 165a9dd6604SBALATON Zoltan case 0x1a: 166a9dd6604SBALATON Zoltan d->i.bmdma[1].status = (val & 0x60) | (d->i.bmdma[1].status & 1) | 167a9dd6604SBALATON Zoltan (d->i.bmdma[1].status & ~val & 6); 168a9dd6604SBALATON Zoltan break; 169a9dd6604SBALATON Zoltan case 0x0c ... 0x0f: 170a9dd6604SBALATON Zoltan bmdma_addr_ioport_ops.write(&d->i.bmdma[1], addr - 12, val, size); 171a9dd6604SBALATON Zoltan break; 172a9dd6604SBALATON Zoltan case 0x80 ... 0x87: 173*4eefdf7cSBALATON Zoltan pci_ide_data_le_ops.write(&d->i.bus[0], addr - 0x80, val, size); 174a9dd6604SBALATON Zoltan break; 175a9dd6604SBALATON Zoltan case 0x8a: 176*4eefdf7cSBALATON Zoltan pci_ide_cmd_le_ops.write(&d->i.bus[0], 2, val, size); 177a9dd6604SBALATON Zoltan break; 178a9dd6604SBALATON Zoltan case 0xc0 ... 0xc7: 179*4eefdf7cSBALATON Zoltan pci_ide_data_le_ops.write(&d->i.bus[1], addr - 0xc0, val, size); 180a9dd6604SBALATON Zoltan break; 181a9dd6604SBALATON Zoltan case 0xca: 182*4eefdf7cSBALATON Zoltan pci_ide_cmd_le_ops.write(&d->i.bus[1], 2, val, size); 183a9dd6604SBALATON Zoltan break; 184a9dd6604SBALATON Zoltan case 0x100: 185a9dd6604SBALATON Zoltan d->regs[0].scontrol = val & 0xfff; 186a9dd6604SBALATON Zoltan if (val & 1) { 187a9dd6604SBALATON Zoltan ide_bus_reset(&d->i.bus[0]); 188a9dd6604SBALATON Zoltan } 189a9dd6604SBALATON Zoltan break; 190a9dd6604SBALATON Zoltan case 0x148: 191a9dd6604SBALATON Zoltan d->regs[0].sien = (val >> 16) & 0x3eed; 192a9dd6604SBALATON Zoltan break; 193a9dd6604SBALATON Zoltan case 0x180: 194a9dd6604SBALATON Zoltan d->regs[1].scontrol = val & 0xfff; 195a9dd6604SBALATON Zoltan if (val & 1) { 196a9dd6604SBALATON Zoltan ide_bus_reset(&d->i.bus[1]); 197a9dd6604SBALATON Zoltan } 198a9dd6604SBALATON Zoltan break; 199a9dd6604SBALATON Zoltan case 0x1c8: 200a9dd6604SBALATON Zoltan d->regs[1].sien = (val >> 16) & 0x3eed; 201a9dd6604SBALATON Zoltan break; 202a9dd6604SBALATON Zoltan default: 203a9dd6604SBALATON Zoltan val = 0; 204a9dd6604SBALATON Zoltan } 205a9dd6604SBALATON Zoltan } 206a9dd6604SBALATON Zoltan 207a9dd6604SBALATON Zoltan static const MemoryRegionOps sii3112_reg_ops = { 208a9dd6604SBALATON Zoltan .read = sii3112_reg_read, 209a9dd6604SBALATON Zoltan .write = sii3112_reg_write, 210a9dd6604SBALATON Zoltan .endianness = DEVICE_LITTLE_ENDIAN, 211a9dd6604SBALATON Zoltan }; 212a9dd6604SBALATON Zoltan 213a9dd6604SBALATON Zoltan /* the PCI irq level is the logical OR of the two channels */ 214a9dd6604SBALATON Zoltan static void sii3112_update_irq(SiI3112PCIState *s) 215a9dd6604SBALATON Zoltan { 216a9dd6604SBALATON Zoltan int i, set = 0; 217a9dd6604SBALATON Zoltan 218a9dd6604SBALATON Zoltan for (i = 0; i < 2; i++) { 219a9dd6604SBALATON Zoltan set |= s->regs[i].confstat & (1UL << 11); 220a9dd6604SBALATON Zoltan } 221a9dd6604SBALATON Zoltan pci_set_irq(PCI_DEVICE(s), (set ? 1 : 0)); 222a9dd6604SBALATON Zoltan } 223a9dd6604SBALATON Zoltan 224a9dd6604SBALATON Zoltan static void sii3112_set_irq(void *opaque, int channel, int level) 225a9dd6604SBALATON Zoltan { 226a9dd6604SBALATON Zoltan SiI3112PCIState *s = opaque; 227a9dd6604SBALATON Zoltan 228a9dd6604SBALATON Zoltan trace_sii3112_set_irq(channel, level); 229a9dd6604SBALATON Zoltan if (level) { 230a9dd6604SBALATON Zoltan s->regs[channel].confstat |= (1UL << 11); 231a9dd6604SBALATON Zoltan } else { 232a9dd6604SBALATON Zoltan s->regs[channel].confstat &= ~(1UL << 11); 233a9dd6604SBALATON Zoltan } 234a9dd6604SBALATON Zoltan 235a9dd6604SBALATON Zoltan sii3112_update_irq(s); 236a9dd6604SBALATON Zoltan } 237a9dd6604SBALATON Zoltan 238a9dd6604SBALATON Zoltan static void sii3112_reset(void *opaque) 239a9dd6604SBALATON Zoltan { 240a9dd6604SBALATON Zoltan SiI3112PCIState *s = opaque; 241a9dd6604SBALATON Zoltan int i; 242a9dd6604SBALATON Zoltan 243a9dd6604SBALATON Zoltan for (i = 0; i < 2; i++) { 244a9dd6604SBALATON Zoltan s->regs[i].confstat = 0x6515 << 16; 245a9dd6604SBALATON Zoltan ide_bus_reset(&s->i.bus[i]); 246a9dd6604SBALATON Zoltan } 247a9dd6604SBALATON Zoltan } 248a9dd6604SBALATON Zoltan 249a9dd6604SBALATON Zoltan static void sii3112_pci_realize(PCIDevice *dev, Error **errp) 250a9dd6604SBALATON Zoltan { 251a9dd6604SBALATON Zoltan SiI3112PCIState *d = SII3112_PCI(dev); 252a9dd6604SBALATON Zoltan PCIIDEState *s = PCI_IDE(dev); 253a9dd6604SBALATON Zoltan MemoryRegion *mr; 254a9dd6604SBALATON Zoltan qemu_irq *irq; 255a9dd6604SBALATON Zoltan int i; 256a9dd6604SBALATON Zoltan 257a9dd6604SBALATON Zoltan pci_config_set_interrupt_pin(dev->config, 1); 258a9dd6604SBALATON Zoltan pci_set_byte(dev->config + PCI_CACHE_LINE_SIZE, 8); 259a9dd6604SBALATON Zoltan 260a9dd6604SBALATON Zoltan /* BAR5 is in PCI memory space */ 261a9dd6604SBALATON Zoltan memory_region_init_io(&d->mmio, OBJECT(d), &sii3112_reg_ops, d, 262a9dd6604SBALATON Zoltan "sii3112.bar5", 0x200); 263a9dd6604SBALATON Zoltan pci_register_bar(dev, 5, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio); 264a9dd6604SBALATON Zoltan 265a9dd6604SBALATON Zoltan /* BAR0-BAR4 are PCI I/O space aliases into BAR5 */ 266a9dd6604SBALATON Zoltan mr = g_new(MemoryRegion, 1); 267a9dd6604SBALATON Zoltan memory_region_init_alias(mr, OBJECT(d), "sii3112.bar0", &d->mmio, 0x80, 8); 268a9dd6604SBALATON Zoltan pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, mr); 269a9dd6604SBALATON Zoltan mr = g_new(MemoryRegion, 1); 270a9dd6604SBALATON Zoltan memory_region_init_alias(mr, OBJECT(d), "sii3112.bar1", &d->mmio, 0x88, 4); 271a9dd6604SBALATON Zoltan pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_IO, mr); 272a9dd6604SBALATON Zoltan mr = g_new(MemoryRegion, 1); 273a9dd6604SBALATON Zoltan memory_region_init_alias(mr, OBJECT(d), "sii3112.bar2", &d->mmio, 0xc0, 8); 274a9dd6604SBALATON Zoltan pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_IO, mr); 275a9dd6604SBALATON Zoltan mr = g_new(MemoryRegion, 1); 276a9dd6604SBALATON Zoltan memory_region_init_alias(mr, OBJECT(d), "sii3112.bar3", &d->mmio, 0xc8, 4); 277a9dd6604SBALATON Zoltan pci_register_bar(dev, 3, PCI_BASE_ADDRESS_SPACE_IO, mr); 278a9dd6604SBALATON Zoltan mr = g_new(MemoryRegion, 1); 279a9dd6604SBALATON Zoltan memory_region_init_alias(mr, OBJECT(d), "sii3112.bar4", &d->mmio, 0, 16); 280a9dd6604SBALATON Zoltan pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, mr); 281a9dd6604SBALATON Zoltan 282a9dd6604SBALATON Zoltan irq = qemu_allocate_irqs(sii3112_set_irq, d, 2); 283a9dd6604SBALATON Zoltan for (i = 0; i < 2; i++) { 284a9dd6604SBALATON Zoltan ide_bus_new(&s->bus[i], sizeof(s->bus[i]), DEVICE(dev), i, 1); 285a9dd6604SBALATON Zoltan ide_init2(&s->bus[i], irq[i]); 286a9dd6604SBALATON Zoltan 287a9dd6604SBALATON Zoltan bmdma_init(&s->bus[i], &s->bmdma[i], s); 288a9dd6604SBALATON Zoltan s->bmdma[i].bus = &s->bus[i]; 289a9dd6604SBALATON Zoltan ide_register_restart_cb(&s->bus[i]); 290a9dd6604SBALATON Zoltan } 291a9dd6604SBALATON Zoltan qemu_register_reset(sii3112_reset, s); 292a9dd6604SBALATON Zoltan } 293a9dd6604SBALATON Zoltan 294a9dd6604SBALATON Zoltan static void sii3112_pci_class_init(ObjectClass *klass, void *data) 295a9dd6604SBALATON Zoltan { 296a9dd6604SBALATON Zoltan DeviceClass *dc = DEVICE_CLASS(klass); 297a9dd6604SBALATON Zoltan PCIDeviceClass *pd = PCI_DEVICE_CLASS(klass); 298a9dd6604SBALATON Zoltan 299a9dd6604SBALATON Zoltan pd->vendor_id = 0x1095; 300a9dd6604SBALATON Zoltan pd->device_id = 0x3112; 301a9dd6604SBALATON Zoltan pd->class_id = PCI_CLASS_STORAGE_RAID; 302a9dd6604SBALATON Zoltan pd->revision = 1; 303a9dd6604SBALATON Zoltan pd->realize = sii3112_pci_realize; 304a9dd6604SBALATON Zoltan dc->desc = "SiI3112A SATA controller"; 305a9dd6604SBALATON Zoltan set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 306a9dd6604SBALATON Zoltan } 307a9dd6604SBALATON Zoltan 308a9dd6604SBALATON Zoltan static const TypeInfo sii3112_pci_info = { 309a9dd6604SBALATON Zoltan .name = TYPE_SII3112_PCI, 310a9dd6604SBALATON Zoltan .parent = TYPE_PCI_IDE, 311a9dd6604SBALATON Zoltan .instance_size = sizeof(SiI3112PCIState), 312a9dd6604SBALATON Zoltan .class_init = sii3112_pci_class_init, 313a9dd6604SBALATON Zoltan }; 314a9dd6604SBALATON Zoltan 315a9dd6604SBALATON Zoltan static void sii3112_register_types(void) 316a9dd6604SBALATON Zoltan { 317a9dd6604SBALATON Zoltan type_register_static(&sii3112_pci_info); 318a9dd6604SBALATON Zoltan } 319a9dd6604SBALATON Zoltan 320a9dd6604SBALATON Zoltan type_init(sii3112_register_types) 321