xref: /qemu/hw/ide/piix.c (revision dfc65f1f780622d852ca8b9fb1421735ee56c48b)
14c3df0ecSJuan Quintela /*
24c3df0ecSJuan Quintela  * QEMU IDE Emulation: PCI PIIX3/4 support.
34c3df0ecSJuan Quintela  *
44c3df0ecSJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
54c3df0ecSJuan Quintela  * Copyright (c) 2006 Openedhand Ltd.
64c3df0ecSJuan Quintela  *
74c3df0ecSJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
84c3df0ecSJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
94c3df0ecSJuan Quintela  * in the Software without restriction, including without limitation the rights
104c3df0ecSJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
114c3df0ecSJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
124c3df0ecSJuan Quintela  * furnished to do so, subject to the following conditions:
134c3df0ecSJuan Quintela  *
144c3df0ecSJuan Quintela  * The above copyright notice and this permission notice shall be included in
154c3df0ecSJuan Quintela  * all copies or substantial portions of the Software.
164c3df0ecSJuan Quintela  *
174c3df0ecSJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
184c3df0ecSJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
194c3df0ecSJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
204c3df0ecSJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
214c3df0ecSJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
224c3df0ecSJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
234c3df0ecSJuan Quintela  * THE SOFTWARE.
244c3df0ecSJuan Quintela  */
25*dfc65f1fSMarkus Armbruster 
264c3df0ecSJuan Quintela #include <hw/hw.h>
274c3df0ecSJuan Quintela #include <hw/pc.h>
284c3df0ecSJuan Quintela #include <hw/pci.h>
294c3df0ecSJuan Quintela #include <hw/isa.h>
30*dfc65f1fSMarkus Armbruster #include "blockdev.h"
314c3df0ecSJuan Quintela #include "sysemu.h"
324c3df0ecSJuan Quintela #include "dma.h"
334c3df0ecSJuan Quintela 
344c3df0ecSJuan Quintela #include <hw/ide/pci.h>
354c3df0ecSJuan Quintela 
36a9deb8c6SAvi Kivity static uint64_t bmdma_read(void *opaque, target_phys_addr_t addr, unsigned size)
374c3df0ecSJuan Quintela {
384c3df0ecSJuan Quintela     BMDMAState *bm = opaque;
394c3df0ecSJuan Quintela     uint32_t val;
404c3df0ecSJuan Quintela 
41a9deb8c6SAvi Kivity     if (size != 1) {
42a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
43a9deb8c6SAvi Kivity     }
44a9deb8c6SAvi Kivity 
454c3df0ecSJuan Quintela     switch(addr & 3) {
464c3df0ecSJuan Quintela     case 0:
474c3df0ecSJuan Quintela         val = bm->cmd;
484c3df0ecSJuan Quintela         break;
494c3df0ecSJuan Quintela     case 2:
504c3df0ecSJuan Quintela         val = bm->status;
514c3df0ecSJuan Quintela         break;
524c3df0ecSJuan Quintela     default:
534c3df0ecSJuan Quintela         val = 0xff;
544c3df0ecSJuan Quintela         break;
554c3df0ecSJuan Quintela     }
564c3df0ecSJuan Quintela #ifdef DEBUG_IDE
57cb67be85SHervé Poussineau     printf("bmdma: readb 0x%02x : 0x%02x\n", (uint8_t)addr, val);
584c3df0ecSJuan Quintela #endif
594c3df0ecSJuan Quintela     return val;
604c3df0ecSJuan Quintela }
614c3df0ecSJuan Quintela 
62a9deb8c6SAvi Kivity static void bmdma_write(void *opaque, target_phys_addr_t addr,
63a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
644c3df0ecSJuan Quintela {
654c3df0ecSJuan Quintela     BMDMAState *bm = opaque;
66a9deb8c6SAvi Kivity 
67a9deb8c6SAvi Kivity     if (size != 1) {
68a9deb8c6SAvi Kivity         return;
69a9deb8c6SAvi Kivity     }
70a9deb8c6SAvi Kivity 
714c3df0ecSJuan Quintela #ifdef DEBUG_IDE
72cb67be85SHervé Poussineau     printf("bmdma: writeb 0x%02x : 0x%02x\n", (uint8_t)addr, (uint8_t)val);
734c3df0ecSJuan Quintela #endif
744c3df0ecSJuan Quintela     switch(addr & 3) {
75a9deb8c6SAvi Kivity     case 0:
76a9deb8c6SAvi Kivity         return bmdma_cmd_writeb(bm, val);
774c3df0ecSJuan Quintela     case 2:
784c3df0ecSJuan Quintela         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
794c3df0ecSJuan Quintela         break;
804c3df0ecSJuan Quintela     }
814c3df0ecSJuan Quintela }
824c3df0ecSJuan Quintela 
83a348f108SStefan Weil static const MemoryRegionOps piix_bmdma_ops = {
84a9deb8c6SAvi Kivity     .read = bmdma_read,
85a9deb8c6SAvi Kivity     .write = bmdma_write,
86a9deb8c6SAvi Kivity };
87a9deb8c6SAvi Kivity 
88a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
894c3df0ecSJuan Quintela {
904c3df0ecSJuan Quintela     int i;
914c3df0ecSJuan Quintela 
92a9deb8c6SAvi Kivity     memory_region_init(&d->bmdma_bar, "piix-bmdma-container", 16);
934c3df0ecSJuan Quintela     for(i = 0;i < 2; i++) {
944c3df0ecSJuan Quintela         BMDMAState *bm = &d->bmdma[i];
954c3df0ecSJuan Quintela 
96a9deb8c6SAvi Kivity         memory_region_init_io(&bm->extra_io, &piix_bmdma_ops, bm,
97a9deb8c6SAvi Kivity                               "piix-bmdma", 4);
98a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
99a9deb8c6SAvi Kivity         memory_region_init_io(&bm->addr_ioport, &bmdma_addr_ioport_ops, bm,
100a9deb8c6SAvi Kivity                               "bmdma", 4);
101a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
1024c3df0ecSJuan Quintela     }
1034c3df0ecSJuan Quintela }
1044c3df0ecSJuan Quintela 
1054c3df0ecSJuan Quintela static void piix3_reset(void *opaque)
1064c3df0ecSJuan Quintela {
1074c3df0ecSJuan Quintela     PCIIDEState *d = opaque;
1084c3df0ecSJuan Quintela     uint8_t *pci_conf = d->dev.config;
1094c3df0ecSJuan Quintela     int i;
1104c3df0ecSJuan Quintela 
1114a643563SBlue Swirl     for (i = 0; i < 2; i++) {
1124a643563SBlue Swirl         ide_bus_reset(&d->bus[i]);
1134a643563SBlue Swirl     }
1144c3df0ecSJuan Quintela 
1151e68f8c4SMichael S. Tsirkin     /* TODO: this is the default. do not override. */
1161e68f8c4SMichael S. Tsirkin     pci_conf[PCI_COMMAND] = 0x00;
1171e68f8c4SMichael S. Tsirkin     /* TODO: this is the default. do not override. */
1181e68f8c4SMichael S. Tsirkin     pci_conf[PCI_COMMAND + 1] = 0x00;
1191e68f8c4SMichael S. Tsirkin     /* TODO: use pci_set_word */
1201e68f8c4SMichael S. Tsirkin     pci_conf[PCI_STATUS] = PCI_STATUS_FAST_BACK;
1211e68f8c4SMichael S. Tsirkin     pci_conf[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8;
1224c3df0ecSJuan Quintela     pci_conf[0x20] = 0x01; /* BMIBA: 20-23h */
1234c3df0ecSJuan Quintela }
1244c3df0ecSJuan Quintela 
12561d9d6b0SStefan Hajnoczi static void pci_piix_init_ports(PCIIDEState *d) {
1264a91d3b3SRichard Henderson     static const struct {
12761d9d6b0SStefan Hajnoczi         int iobase;
12861d9d6b0SStefan Hajnoczi         int iobase2;
12961d9d6b0SStefan Hajnoczi         int isairq;
13061d9d6b0SStefan Hajnoczi     } port_info[] = {
13161d9d6b0SStefan Hajnoczi         {0x1f0, 0x3f6, 14},
13261d9d6b0SStefan Hajnoczi         {0x170, 0x376, 15},
13361d9d6b0SStefan Hajnoczi     };
1344a91d3b3SRichard Henderson     int i;
13561d9d6b0SStefan Hajnoczi 
13661d9d6b0SStefan Hajnoczi     for (i = 0; i < 2; i++) {
13761d9d6b0SStefan Hajnoczi         ide_bus_new(&d->bus[i], &d->dev.qdev, i);
1384a91d3b3SRichard Henderson         ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase,
1394a91d3b3SRichard Henderson                         port_info[i].iobase2);
14048a18b3cSHervé Poussineau         ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq));
14161d9d6b0SStefan Hajnoczi 
142a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
14361d9d6b0SStefan Hajnoczi         d->bmdma[i].bus = &d->bus[i];
14461d9d6b0SStefan Hajnoczi         qemu_add_vm_change_state_handler(d->bus[i].dma->ops->restart_cb,
14561d9d6b0SStefan Hajnoczi                                          &d->bmdma[i].dma);
14661d9d6b0SStefan Hajnoczi     }
14761d9d6b0SStefan Hajnoczi }
14861d9d6b0SStefan Hajnoczi 
14925f8e2f5SIsaku Yamahata static int pci_piix_ide_initfn(PCIDevice *dev)
1504c3df0ecSJuan Quintela {
15125f8e2f5SIsaku Yamahata     PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev);
1524c3df0ecSJuan Quintela     uint8_t *pci_conf = d->dev.config;
1534c3df0ecSJuan Quintela 
1541e68f8c4SMichael S. Tsirkin     pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode
1554c3df0ecSJuan Quintela 
1564c3df0ecSJuan Quintela     qemu_register_reset(piix3_reset, d);
1574c3df0ecSJuan Quintela 
158a9deb8c6SAvi Kivity     bmdma_setup_bar(d);
159e824b2ccSAvi Kivity     pci_register_bar(&d->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
1604c3df0ecSJuan Quintela 
1610be71e32SAlex Williamson     vmstate_register(&d->dev.qdev, 0, &vmstate_ide_pci, d);
1624c3df0ecSJuan Quintela 
16361d9d6b0SStefan Hajnoczi     pci_piix_init_ports(d);
1644c3df0ecSJuan Quintela 
1654c3df0ecSJuan Quintela     return 0;
1664c3df0ecSJuan Quintela }
1674c3df0ecSJuan Quintela 
168679f4f8bSStefano Stabellini static int pci_piix3_xen_ide_unplug(DeviceState *dev)
169679f4f8bSStefano Stabellini {
170679f4f8bSStefano Stabellini     PCIDevice *pci_dev;
171679f4f8bSStefano Stabellini     PCIIDEState *pci_ide;
172679f4f8bSStefano Stabellini     DriveInfo *di;
173679f4f8bSStefano Stabellini     int i = 0;
174679f4f8bSStefano Stabellini 
175679f4f8bSStefano Stabellini     pci_dev = DO_UPCAST(PCIDevice, qdev, dev);
176679f4f8bSStefano Stabellini     pci_ide = DO_UPCAST(PCIIDEState, dev, pci_dev);
177679f4f8bSStefano Stabellini 
178679f4f8bSStefano Stabellini     for (; i < 3; i++) {
179679f4f8bSStefano Stabellini         di = drive_get_by_index(IF_IDE, i);
180f9e8fda4SMarkus Armbruster         if (di != NULL && !di->media_cd) {
181fa879d62SMarkus Armbruster             DeviceState *ds = bdrv_get_attached_dev(di->bdrv);
182679f4f8bSStefano Stabellini             if (ds) {
183fa879d62SMarkus Armbruster                 bdrv_detach_dev(di->bdrv, ds);
184679f4f8bSStefano Stabellini             }
185679f4f8bSStefano Stabellini             bdrv_close(di->bdrv);
186679f4f8bSStefano Stabellini             pci_ide->bus[di->bus].ifs[di->unit].bs = NULL;
187679f4f8bSStefano Stabellini             drive_put_ref(di);
188679f4f8bSStefano Stabellini         }
189679f4f8bSStefano Stabellini     }
190679f4f8bSStefano Stabellini     qdev_reset_all(&(pci_ide->dev.qdev));
191679f4f8bSStefano Stabellini     return 0;
192679f4f8bSStefano Stabellini }
193679f4f8bSStefano Stabellini 
194679f4f8bSStefano Stabellini PCIDevice *pci_piix3_xen_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
195679f4f8bSStefano Stabellini {
196679f4f8bSStefano Stabellini     PCIDevice *dev;
197679f4f8bSStefano Stabellini 
198679f4f8bSStefano Stabellini     dev = pci_create_simple(bus, devfn, "piix3-ide-xen");
199679f4f8bSStefano Stabellini     pci_ide_create_devs(dev, hd_table);
200679f4f8bSStefano Stabellini     return dev;
201679f4f8bSStefano Stabellini }
202679f4f8bSStefano Stabellini 
203a9deb8c6SAvi Kivity static int pci_piix_ide_exitfn(PCIDevice *dev)
204a9deb8c6SAvi Kivity {
205a9deb8c6SAvi Kivity     PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev);
206a9deb8c6SAvi Kivity     unsigned i;
207a9deb8c6SAvi Kivity 
208a9deb8c6SAvi Kivity     for (i = 0; i < 2; ++i) {
209a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
210a9deb8c6SAvi Kivity         memory_region_destroy(&d->bmdma[i].extra_io);
211a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
212a9deb8c6SAvi Kivity         memory_region_destroy(&d->bmdma[i].addr_ioport);
213a9deb8c6SAvi Kivity     }
214a9deb8c6SAvi Kivity     memory_region_destroy(&d->bmdma_bar);
215a9deb8c6SAvi Kivity 
216a9deb8c6SAvi Kivity     return 0;
217a9deb8c6SAvi Kivity }
218a9deb8c6SAvi Kivity 
2194c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */
2204c3df0ecSJuan Quintela /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */
22157c88866SMarkus Armbruster PCIDevice *pci_piix3_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
2224c3df0ecSJuan Quintela {
2234c3df0ecSJuan Quintela     PCIDevice *dev;
2244c3df0ecSJuan Quintela 
225556cd098SMarkus Armbruster     dev = pci_create_simple(bus, devfn, "piix3-ide");
2264c3df0ecSJuan Quintela     pci_ide_create_devs(dev, hd_table);
22757c88866SMarkus Armbruster     return dev;
2284c3df0ecSJuan Quintela }
2294c3df0ecSJuan Quintela 
2304c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */
2314c3df0ecSJuan Quintela /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */
23257c88866SMarkus Armbruster PCIDevice *pci_piix4_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
2334c3df0ecSJuan Quintela {
2344c3df0ecSJuan Quintela     PCIDevice *dev;
2354c3df0ecSJuan Quintela 
236556cd098SMarkus Armbruster     dev = pci_create_simple(bus, devfn, "piix4-ide");
2374c3df0ecSJuan Quintela     pci_ide_create_devs(dev, hd_table);
23857c88866SMarkus Armbruster     return dev;
2394c3df0ecSJuan Quintela }
2404c3df0ecSJuan Quintela 
24140021f08SAnthony Liguori static void piix3_ide_class_init(ObjectClass *klass, void *data)
24240021f08SAnthony Liguori {
24339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
24440021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
24540021f08SAnthony Liguori 
24640021f08SAnthony Liguori     k->no_hotplug = 1;
24740021f08SAnthony Liguori     k->init = pci_piix_ide_initfn;
24840021f08SAnthony Liguori     k->exit = pci_piix_ide_exitfn;
24940021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
25040021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1;
25140021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
25239bffca2SAnthony Liguori     dc->no_user = 1;
25340021f08SAnthony Liguori }
25440021f08SAnthony Liguori 
25539bffca2SAnthony Liguori static TypeInfo piix3_ide_info = {
25640021f08SAnthony Liguori     .name          = "piix3-ide",
25739bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
25839bffca2SAnthony Liguori     .instance_size = sizeof(PCIIDEState),
25940021f08SAnthony Liguori     .class_init    = piix3_ide_class_init,
260e855761cSAnthony Liguori };
261e855761cSAnthony Liguori 
26240021f08SAnthony Liguori static void piix3_ide_xen_class_init(ObjectClass *klass, void *data)
26340021f08SAnthony Liguori {
26439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
26540021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
26640021f08SAnthony Liguori 
26740021f08SAnthony Liguori     k->init = pci_piix_ide_initfn;
26840021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
26940021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1;
27040021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
27139bffca2SAnthony Liguori     dc->no_user = 1;
27239bffca2SAnthony Liguori     dc->unplug = pci_piix3_xen_ide_unplug;
27340021f08SAnthony Liguori }
27440021f08SAnthony Liguori 
27539bffca2SAnthony Liguori static TypeInfo piix3_ide_xen_info = {
27640021f08SAnthony Liguori     .name          = "piix3-ide-xen",
27739bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
27839bffca2SAnthony Liguori     .instance_size = sizeof(PCIIDEState),
27940021f08SAnthony Liguori     .class_init    = piix3_ide_xen_class_init,
280e855761cSAnthony Liguori };
281e855761cSAnthony Liguori 
28240021f08SAnthony Liguori static void piix4_ide_class_init(ObjectClass *klass, void *data)
28340021f08SAnthony Liguori {
28439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
28540021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
28640021f08SAnthony Liguori 
28740021f08SAnthony Liguori     k->no_hotplug = 1;
28840021f08SAnthony Liguori     k->init = pci_piix_ide_initfn;
28940021f08SAnthony Liguori     k->exit = pci_piix_ide_exitfn;
29040021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
29140021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371AB;
29240021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
29339bffca2SAnthony Liguori     dc->no_user = 1;
29440021f08SAnthony Liguori }
29540021f08SAnthony Liguori 
29639bffca2SAnthony Liguori static TypeInfo piix4_ide_info = {
29740021f08SAnthony Liguori     .name          = "piix4-ide",
29839bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
29939bffca2SAnthony Liguori     .instance_size = sizeof(PCIIDEState),
30040021f08SAnthony Liguori     .class_init    = piix4_ide_class_init,
3014c3df0ecSJuan Quintela };
3024c3df0ecSJuan Quintela 
30383f7d43aSAndreas Färber static void piix_ide_register_types(void)
3044c3df0ecSJuan Quintela {
30539bffca2SAnthony Liguori     type_register_static(&piix3_ide_info);
30639bffca2SAnthony Liguori     type_register_static(&piix3_ide_xen_info);
30739bffca2SAnthony Liguori     type_register_static(&piix4_ide_info);
3084c3df0ecSJuan Quintela }
30983f7d43aSAndreas Färber 
31083f7d43aSAndreas Färber type_init(piix_ide_register_types)
311