14c3df0ecSJuan Quintela /* 24c3df0ecSJuan Quintela * QEMU IDE Emulation: PCI PIIX3/4 support. 34c3df0ecSJuan Quintela * 44c3df0ecSJuan Quintela * Copyright (c) 2003 Fabrice Bellard 54c3df0ecSJuan Quintela * Copyright (c) 2006 Openedhand Ltd. 64c3df0ecSJuan Quintela * 74c3df0ecSJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 84c3df0ecSJuan Quintela * of this software and associated documentation files (the "Software"), to deal 94c3df0ecSJuan Quintela * in the Software without restriction, including without limitation the rights 104c3df0ecSJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 114c3df0ecSJuan Quintela * copies of the Software, and to permit persons to whom the Software is 124c3df0ecSJuan Quintela * furnished to do so, subject to the following conditions: 134c3df0ecSJuan Quintela * 144c3df0ecSJuan Quintela * The above copyright notice and this permission notice shall be included in 154c3df0ecSJuan Quintela * all copies or substantial portions of the Software. 164c3df0ecSJuan Quintela * 174c3df0ecSJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 184c3df0ecSJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 194c3df0ecSJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 204c3df0ecSJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 214c3df0ecSJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 224c3df0ecSJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 234c3df0ecSJuan Quintela * THE SOFTWARE. 244c3df0ecSJuan Quintela */ 25dfc65f1fSMarkus Armbruster 2653239262SPeter Maydell #include "qemu/osdep.h" 27a9c94277SMarkus Armbruster #include "hw/hw.h" 28a9c94277SMarkus Armbruster #include "hw/pci/pci.h" 29*d6454270SMarkus Armbruster #include "migration/vmstate.h" 300b8fa32fSMarkus Armbruster #include "qemu/module.h" 31b9fe8a7aSMarkus Armbruster #include "sysemu/block-backend.h" 329c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3378631611SPhilippe Mathieu-Daudé #include "sysemu/blockdev.h" 349c17d615SPaolo Bonzini #include "sysemu/dma.h" 3571e8a915SMarkus Armbruster #include "sysemu/reset.h" 364c3df0ecSJuan Quintela 37a9c94277SMarkus Armbruster #include "hw/ide/pci.h" 383eee2611SJohn Snow #include "trace.h" 394c3df0ecSJuan Quintela 40a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, unsigned size) 414c3df0ecSJuan Quintela { 424c3df0ecSJuan Quintela BMDMAState *bm = opaque; 434c3df0ecSJuan Quintela uint32_t val; 444c3df0ecSJuan Quintela 45a9deb8c6SAvi Kivity if (size != 1) { 46a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 47a9deb8c6SAvi Kivity } 48a9deb8c6SAvi Kivity 494c3df0ecSJuan Quintela switch(addr & 3) { 504c3df0ecSJuan Quintela case 0: 514c3df0ecSJuan Quintela val = bm->cmd; 524c3df0ecSJuan Quintela break; 534c3df0ecSJuan Quintela case 2: 544c3df0ecSJuan Quintela val = bm->status; 554c3df0ecSJuan Quintela break; 564c3df0ecSJuan Quintela default: 574c3df0ecSJuan Quintela val = 0xff; 584c3df0ecSJuan Quintela break; 594c3df0ecSJuan Quintela } 603eee2611SJohn Snow 613eee2611SJohn Snow trace_bmdma_read(addr, val); 624c3df0ecSJuan Quintela return val; 634c3df0ecSJuan Quintela } 644c3df0ecSJuan Quintela 65a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr, 66a9deb8c6SAvi Kivity uint64_t val, unsigned size) 674c3df0ecSJuan Quintela { 684c3df0ecSJuan Quintela BMDMAState *bm = opaque; 69a9deb8c6SAvi Kivity 70a9deb8c6SAvi Kivity if (size != 1) { 71a9deb8c6SAvi Kivity return; 72a9deb8c6SAvi Kivity } 73a9deb8c6SAvi Kivity 743eee2611SJohn Snow trace_bmdma_write(addr, val); 753eee2611SJohn Snow 764c3df0ecSJuan Quintela switch(addr & 3) { 77a9deb8c6SAvi Kivity case 0: 780ed8b6f6SBlue Swirl bmdma_cmd_writeb(bm, val); 790ed8b6f6SBlue Swirl break; 804c3df0ecSJuan Quintela case 2: 814c3df0ecSJuan Quintela bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 824c3df0ecSJuan Quintela break; 834c3df0ecSJuan Quintela } 844c3df0ecSJuan Quintela } 854c3df0ecSJuan Quintela 86a348f108SStefan Weil static const MemoryRegionOps piix_bmdma_ops = { 87a9deb8c6SAvi Kivity .read = bmdma_read, 88a9deb8c6SAvi Kivity .write = bmdma_write, 89a9deb8c6SAvi Kivity }; 90a9deb8c6SAvi Kivity 91a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d) 924c3df0ecSJuan Quintela { 934c3df0ecSJuan Quintela int i; 944c3df0ecSJuan Quintela 951437c94bSPaolo Bonzini memory_region_init(&d->bmdma_bar, OBJECT(d), "piix-bmdma-container", 16); 964c3df0ecSJuan Quintela for(i = 0;i < 2; i++) { 974c3df0ecSJuan Quintela BMDMAState *bm = &d->bmdma[i]; 984c3df0ecSJuan Quintela 991437c94bSPaolo Bonzini memory_region_init_io(&bm->extra_io, OBJECT(d), &piix_bmdma_ops, bm, 100a9deb8c6SAvi Kivity "piix-bmdma", 4); 101a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io); 1021437c94bSPaolo Bonzini memory_region_init_io(&bm->addr_ioport, OBJECT(d), 1031437c94bSPaolo Bonzini &bmdma_addr_ioport_ops, bm, "bmdma", 4); 104a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport); 1054c3df0ecSJuan Quintela } 1064c3df0ecSJuan Quintela } 1074c3df0ecSJuan Quintela 1084c3df0ecSJuan Quintela static void piix3_reset(void *opaque) 1094c3df0ecSJuan Quintela { 1104c3df0ecSJuan Quintela PCIIDEState *d = opaque; 111f6c11d56SAndreas Färber PCIDevice *pd = PCI_DEVICE(d); 112f6c11d56SAndreas Färber uint8_t *pci_conf = pd->config; 1134c3df0ecSJuan Quintela int i; 1144c3df0ecSJuan Quintela 1154a643563SBlue Swirl for (i = 0; i < 2; i++) { 1164a643563SBlue Swirl ide_bus_reset(&d->bus[i]); 1174a643563SBlue Swirl } 1184c3df0ecSJuan Quintela 1191e68f8c4SMichael S. Tsirkin /* TODO: this is the default. do not override. */ 1201e68f8c4SMichael S. Tsirkin pci_conf[PCI_COMMAND] = 0x00; 1211e68f8c4SMichael S. Tsirkin /* TODO: this is the default. do not override. */ 1221e68f8c4SMichael S. Tsirkin pci_conf[PCI_COMMAND + 1] = 0x00; 1231e68f8c4SMichael S. Tsirkin /* TODO: use pci_set_word */ 1241e68f8c4SMichael S. Tsirkin pci_conf[PCI_STATUS] = PCI_STATUS_FAST_BACK; 1251e68f8c4SMichael S. Tsirkin pci_conf[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8; 1264c3df0ecSJuan Quintela pci_conf[0x20] = 0x01; /* BMIBA: 20-23h */ 1274c3df0ecSJuan Quintela } 1284c3df0ecSJuan Quintela 12961d9d6b0SStefan Hajnoczi static void pci_piix_init_ports(PCIIDEState *d) { 1304a91d3b3SRichard Henderson static const struct { 13161d9d6b0SStefan Hajnoczi int iobase; 13261d9d6b0SStefan Hajnoczi int iobase2; 13361d9d6b0SStefan Hajnoczi int isairq; 13461d9d6b0SStefan Hajnoczi } port_info[] = { 13561d9d6b0SStefan Hajnoczi {0x1f0, 0x3f6, 14}, 13661d9d6b0SStefan Hajnoczi {0x170, 0x376, 15}, 13761d9d6b0SStefan Hajnoczi }; 1384a91d3b3SRichard Henderson int i; 13961d9d6b0SStefan Hajnoczi 14061d9d6b0SStefan Hajnoczi for (i = 0; i < 2; i++) { 141c6baf942SAndreas Färber ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2); 1424a91d3b3SRichard Henderson ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase, 1434a91d3b3SRichard Henderson port_info[i].iobase2); 14448a18b3cSHervé Poussineau ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq)); 14561d9d6b0SStefan Hajnoczi 146a9deb8c6SAvi Kivity bmdma_init(&d->bus[i], &d->bmdma[i], d); 14761d9d6b0SStefan Hajnoczi d->bmdma[i].bus = &d->bus[i]; 148f878c916SPaolo Bonzini ide_register_restart_cb(&d->bus[i]); 14961d9d6b0SStefan Hajnoczi } 15061d9d6b0SStefan Hajnoczi } 15161d9d6b0SStefan Hajnoczi 1529af21dbeSMarkus Armbruster static void pci_piix_ide_realize(PCIDevice *dev, Error **errp) 1534c3df0ecSJuan Quintela { 154f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 155f6c11d56SAndreas Färber uint8_t *pci_conf = dev->config; 1564c3df0ecSJuan Quintela 1571e68f8c4SMichael S. Tsirkin pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode 1584c3df0ecSJuan Quintela 1594c3df0ecSJuan Quintela qemu_register_reset(piix3_reset, d); 1604c3df0ecSJuan Quintela 161a9deb8c6SAvi Kivity bmdma_setup_bar(d); 162f6c11d56SAndreas Färber pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar); 1634c3df0ecSJuan Quintela 16402a9594bSPeter Crosthwaite vmstate_register(DEVICE(dev), 0, &vmstate_ide_pci, d); 1654c3df0ecSJuan Quintela 16661d9d6b0SStefan Hajnoczi pci_piix_init_ports(d); 1674c3df0ecSJuan Quintela } 1684c3df0ecSJuan Quintela 169ae4d2eb2SPaul Durrant int pci_piix3_xen_ide_unplug(DeviceState *dev, bool aux) 170679f4f8bSStefano Stabellini { 171679f4f8bSStefano Stabellini PCIIDEState *pci_ide; 172679f4f8bSStefano Stabellini DriveInfo *di; 173d4f9e806SJames Harper int i; 1746cd38783SStefano Stabellini IDEDevice *idedev; 175679f4f8bSStefano Stabellini 176f6c11d56SAndreas Färber pci_ide = PCI_IDE(dev); 177679f4f8bSStefano Stabellini 178ae4d2eb2SPaul Durrant for (i = aux ? 1 : 0; i < 4; i++) { 179679f4f8bSStefano Stabellini di = drive_get_by_index(IF_IDE, i); 180f9e8fda4SMarkus Armbruster if (di != NULL && !di->media_cd) { 181b9fe8a7aSMarkus Armbruster BlockBackend *blk = blk_by_legacy_dinfo(di); 1824be74634SMarkus Armbruster DeviceState *ds = blk_get_attached_dev(blk); 18349137bf6SJohn Snow 18449137bf6SJohn Snow blk_drain(blk); 18549137bf6SJohn Snow blk_flush(blk); 18649137bf6SJohn Snow 187679f4f8bSStefano Stabellini if (ds) { 1884be74634SMarkus Armbruster blk_detach_dev(blk, ds); 189679f4f8bSStefano Stabellini } 1904be74634SMarkus Armbruster pci_ide->bus[di->bus].ifs[di->unit].blk = NULL; 1916cd38783SStefano Stabellini if (!(i % 2)) { 1926cd38783SStefano Stabellini idedev = pci_ide->bus[di->bus].master; 1936cd38783SStefano Stabellini } else { 1946cd38783SStefano Stabellini idedev = pci_ide->bus[di->bus].slave; 1956cd38783SStefano Stabellini } 1966cd38783SStefano Stabellini idedev->conf.blk = NULL; 197d1fc684fSAnthony PERARD monitor_remove_blk(blk); 198b9fe8a7aSMarkus Armbruster blk_unref(blk); 199679f4f8bSStefano Stabellini } 200679f4f8bSStefano Stabellini } 20102a9594bSPeter Crosthwaite qdev_reset_all(DEVICE(dev)); 202679f4f8bSStefano Stabellini return 0; 203679f4f8bSStefano Stabellini } 204679f4f8bSStefano Stabellini 205679f4f8bSStefano Stabellini PCIDevice *pci_piix3_xen_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 206679f4f8bSStefano Stabellini { 207679f4f8bSStefano Stabellini PCIDevice *dev; 208679f4f8bSStefano Stabellini 209679f4f8bSStefano Stabellini dev = pci_create_simple(bus, devfn, "piix3-ide-xen"); 210679f4f8bSStefano Stabellini pci_ide_create_devs(dev, hd_table); 211679f4f8bSStefano Stabellini return dev; 212679f4f8bSStefano Stabellini } 213679f4f8bSStefano Stabellini 214f90c2bcdSAlex Williamson static void pci_piix_ide_exitfn(PCIDevice *dev) 215a9deb8c6SAvi Kivity { 216f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 217a9deb8c6SAvi Kivity unsigned i; 218a9deb8c6SAvi Kivity 219a9deb8c6SAvi Kivity for (i = 0; i < 2; ++i) { 220a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io); 221a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport); 222a9deb8c6SAvi Kivity } 223a9deb8c6SAvi Kivity } 224a9deb8c6SAvi Kivity 2254c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */ 2264c3df0ecSJuan Quintela /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */ 22757c88866SMarkus Armbruster PCIDevice *pci_piix3_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 2284c3df0ecSJuan Quintela { 2294c3df0ecSJuan Quintela PCIDevice *dev; 2304c3df0ecSJuan Quintela 231556cd098SMarkus Armbruster dev = pci_create_simple(bus, devfn, "piix3-ide"); 2324c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 23357c88866SMarkus Armbruster return dev; 2344c3df0ecSJuan Quintela } 2354c3df0ecSJuan Quintela 2364c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */ 2374c3df0ecSJuan Quintela /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */ 23857c88866SMarkus Armbruster PCIDevice *pci_piix4_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 2394c3df0ecSJuan Quintela { 2404c3df0ecSJuan Quintela PCIDevice *dev; 2414c3df0ecSJuan Quintela 242556cd098SMarkus Armbruster dev = pci_create_simple(bus, devfn, "piix4-ide"); 2434c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 24457c88866SMarkus Armbruster return dev; 2454c3df0ecSJuan Quintela } 2464c3df0ecSJuan Quintela 24740021f08SAnthony Liguori static void piix3_ide_class_init(ObjectClass *klass, void *data) 24840021f08SAnthony Liguori { 24939bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 25040021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 25140021f08SAnthony Liguori 2529af21dbeSMarkus Armbruster k->realize = pci_piix_ide_realize; 25340021f08SAnthony Liguori k->exit = pci_piix_ide_exitfn; 25440021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL; 25540021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1; 25640021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 257125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 2582897ae02SIgor Mammedov dc->hotpluggable = false; 25940021f08SAnthony Liguori } 26040021f08SAnthony Liguori 2618c43a6f0SAndreas Färber static const TypeInfo piix3_ide_info = { 26240021f08SAnthony Liguori .name = "piix3-ide", 263f6c11d56SAndreas Färber .parent = TYPE_PCI_IDE, 26440021f08SAnthony Liguori .class_init = piix3_ide_class_init, 265e855761cSAnthony Liguori }; 266e855761cSAnthony Liguori 2678c43a6f0SAndreas Färber static const TypeInfo piix3_ide_xen_info = { 26840021f08SAnthony Liguori .name = "piix3-ide-xen", 269f6c11d56SAndreas Färber .parent = TYPE_PCI_IDE, 2700f844582SMichael S. Tsirkin .class_init = piix3_ide_class_init, 271e855761cSAnthony Liguori }; 272e855761cSAnthony Liguori 27340021f08SAnthony Liguori static void piix4_ide_class_init(ObjectClass *klass, void *data) 27440021f08SAnthony Liguori { 27539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 27640021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 27740021f08SAnthony Liguori 2789af21dbeSMarkus Armbruster k->realize = pci_piix_ide_realize; 27940021f08SAnthony Liguori k->exit = pci_piix_ide_exitfn; 28040021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL; 28140021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_INTEL_82371AB; 28240021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 283125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 2842897ae02SIgor Mammedov dc->hotpluggable = false; 28540021f08SAnthony Liguori } 28640021f08SAnthony Liguori 2878c43a6f0SAndreas Färber static const TypeInfo piix4_ide_info = { 28840021f08SAnthony Liguori .name = "piix4-ide", 289f6c11d56SAndreas Färber .parent = TYPE_PCI_IDE, 29040021f08SAnthony Liguori .class_init = piix4_ide_class_init, 2914c3df0ecSJuan Quintela }; 2924c3df0ecSJuan Quintela 29383f7d43aSAndreas Färber static void piix_ide_register_types(void) 2944c3df0ecSJuan Quintela { 29539bffca2SAnthony Liguori type_register_static(&piix3_ide_info); 29639bffca2SAnthony Liguori type_register_static(&piix3_ide_xen_info); 29739bffca2SAnthony Liguori type_register_static(&piix4_ide_info); 2984c3df0ecSJuan Quintela } 29983f7d43aSAndreas Färber 30083f7d43aSAndreas Färber type_init(piix_ide_register_types) 301