xref: /qemu/hw/ide/piix.c (revision c9519630435fe5c6ec5dacdca1b0fa0000c3a608)
14c3df0ecSJuan Quintela /*
24c3df0ecSJuan Quintela  * QEMU IDE Emulation: PCI PIIX3/4 support.
34c3df0ecSJuan Quintela  *
44c3df0ecSJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
54c3df0ecSJuan Quintela  * Copyright (c) 2006 Openedhand Ltd.
64c3df0ecSJuan Quintela  *
74c3df0ecSJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
84c3df0ecSJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
94c3df0ecSJuan Quintela  * in the Software without restriction, including without limitation the rights
104c3df0ecSJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
114c3df0ecSJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
124c3df0ecSJuan Quintela  * furnished to do so, subject to the following conditions:
134c3df0ecSJuan Quintela  *
144c3df0ecSJuan Quintela  * The above copyright notice and this permission notice shall be included in
154c3df0ecSJuan Quintela  * all copies or substantial portions of the Software.
164c3df0ecSJuan Quintela  *
174c3df0ecSJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
184c3df0ecSJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
194c3df0ecSJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
204c3df0ecSJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
214c3df0ecSJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
224c3df0ecSJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
234c3df0ecSJuan Quintela  * THE SOFTWARE.
244851a986SLev Kujawski  *
254851a986SLev Kujawski  * References:
264851a986SLev Kujawski  *  [1] 82371FB (PIIX) AND 82371SB (PIIX3) PCI ISA IDE XCELERATOR,
274851a986SLev Kujawski  *      290550-002, Intel Corporation, April 1997.
284c3df0ecSJuan Quintela  */
29dfc65f1fSMarkus Armbruster 
3053239262SPeter Maydell #include "qemu/osdep.h"
31a9c94277SMarkus Armbruster #include "hw/pci/pci.h"
32d6454270SMarkus Armbruster #include "migration/vmstate.h"
339405d87bSThomas Huth #include "qapi/error.h"
340b8fa32fSMarkus Armbruster #include "qemu/module.h"
35b9fe8a7aSMarkus Armbruster #include "sysemu/block-backend.h"
3678631611SPhilippe Mathieu-Daudé #include "sysemu/blockdev.h"
379c17d615SPaolo Bonzini #include "sysemu/dma.h"
384c3df0ecSJuan Quintela 
39bb2e9b1dSBernhard Beschow #include "hw/ide/piix.h"
40a9c94277SMarkus Armbruster #include "hw/ide/pci.h"
413eee2611SJohn Snow #include "trace.h"
424c3df0ecSJuan Quintela 
43a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, unsigned size)
444c3df0ecSJuan Quintela {
454c3df0ecSJuan Quintela     BMDMAState *bm = opaque;
464c3df0ecSJuan Quintela     uint32_t val;
474c3df0ecSJuan Quintela 
48a9deb8c6SAvi Kivity     if (size != 1) {
49a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
50a9deb8c6SAvi Kivity     }
51a9deb8c6SAvi Kivity 
524c3df0ecSJuan Quintela     switch(addr & 3) {
534c3df0ecSJuan Quintela     case 0:
544c3df0ecSJuan Quintela         val = bm->cmd;
554c3df0ecSJuan Quintela         break;
564c3df0ecSJuan Quintela     case 2:
574c3df0ecSJuan Quintela         val = bm->status;
584c3df0ecSJuan Quintela         break;
594c3df0ecSJuan Quintela     default:
604c3df0ecSJuan Quintela         val = 0xff;
614c3df0ecSJuan Quintela         break;
624c3df0ecSJuan Quintela     }
633eee2611SJohn Snow 
643eee2611SJohn Snow     trace_bmdma_read(addr, val);
654c3df0ecSJuan Quintela     return val;
664c3df0ecSJuan Quintela }
674c3df0ecSJuan Quintela 
68a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
69a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
704c3df0ecSJuan Quintela {
714c3df0ecSJuan Quintela     BMDMAState *bm = opaque;
72a9deb8c6SAvi Kivity 
73a9deb8c6SAvi Kivity     if (size != 1) {
74a9deb8c6SAvi Kivity         return;
75a9deb8c6SAvi Kivity     }
76a9deb8c6SAvi Kivity 
773eee2611SJohn Snow     trace_bmdma_write(addr, val);
783eee2611SJohn Snow 
794c3df0ecSJuan Quintela     switch(addr & 3) {
80a9deb8c6SAvi Kivity     case 0:
810ed8b6f6SBlue Swirl         bmdma_cmd_writeb(bm, val);
820ed8b6f6SBlue Swirl         break;
834c3df0ecSJuan Quintela     case 2:
844c3df0ecSJuan Quintela         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
854c3df0ecSJuan Quintela         break;
864c3df0ecSJuan Quintela     }
874c3df0ecSJuan Quintela }
884c3df0ecSJuan Quintela 
89a348f108SStefan Weil static const MemoryRegionOps piix_bmdma_ops = {
90a9deb8c6SAvi Kivity     .read = bmdma_read,
91a9deb8c6SAvi Kivity     .write = bmdma_write,
92a9deb8c6SAvi Kivity };
93a9deb8c6SAvi Kivity 
94a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
954c3df0ecSJuan Quintela {
964c3df0ecSJuan Quintela     int i;
974c3df0ecSJuan Quintela 
981437c94bSPaolo Bonzini     memory_region_init(&d->bmdma_bar, OBJECT(d), "piix-bmdma-container", 16);
994c3df0ecSJuan Quintela     for(i = 0;i < 2; i++) {
1004c3df0ecSJuan Quintela         BMDMAState *bm = &d->bmdma[i];
1014c3df0ecSJuan Quintela 
1021437c94bSPaolo Bonzini         memory_region_init_io(&bm->extra_io, OBJECT(d), &piix_bmdma_ops, bm,
103a9deb8c6SAvi Kivity                               "piix-bmdma", 4);
104a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
1051437c94bSPaolo Bonzini         memory_region_init_io(&bm->addr_ioport, OBJECT(d),
1061437c94bSPaolo Bonzini                               &bmdma_addr_ioport_ops, bm, "bmdma", 4);
107a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
1084c3df0ecSJuan Quintela     }
1094c3df0ecSJuan Quintela }
1104c3df0ecSJuan Quintela 
111ee358e91SPhilippe Mathieu-Daudé static void piix_ide_reset(DeviceState *dev)
1124c3df0ecSJuan Quintela {
113ee358e91SPhilippe Mathieu-Daudé     PCIIDEState *d = PCI_IDE(dev);
114f6c11d56SAndreas Färber     PCIDevice *pd = PCI_DEVICE(d);
115f6c11d56SAndreas Färber     uint8_t *pci_conf = pd->config;
1164c3df0ecSJuan Quintela     int i;
1174c3df0ecSJuan Quintela 
1184a643563SBlue Swirl     for (i = 0; i < 2; i++) {
1194a643563SBlue Swirl         ide_bus_reset(&d->bus[i]);
1204a643563SBlue Swirl     }
1214c3df0ecSJuan Quintela 
1224851a986SLev Kujawski     /* PCI command register default value (0000h) per [1, p.48].  */
1234851a986SLev Kujawski     pci_set_word(pci_conf + PCI_COMMAND, 0x0000);
1244851a986SLev Kujawski     pci_set_word(pci_conf + PCI_STATUS,
1254851a986SLev Kujawski                  PCI_STATUS_DEVSEL_MEDIUM | PCI_STATUS_FAST_BACK);
1264851a986SLev Kujawski     pci_set_byte(pci_conf + 0x20, 0x01);  /* BMIBA: 20-23h */
1274c3df0ecSJuan Quintela }
1284c3df0ecSJuan Quintela 
1299405d87bSThomas Huth static int pci_piix_init_ports(PCIIDEState *d)
1309405d87bSThomas Huth {
1314a91d3b3SRichard Henderson     static const struct {
13261d9d6b0SStefan Hajnoczi         int iobase;
13361d9d6b0SStefan Hajnoczi         int iobase2;
13461d9d6b0SStefan Hajnoczi         int isairq;
13561d9d6b0SStefan Hajnoczi     } port_info[] = {
13661d9d6b0SStefan Hajnoczi         {0x1f0, 0x3f6, 14},
13761d9d6b0SStefan Hajnoczi         {0x170, 0x376, 15},
13861d9d6b0SStefan Hajnoczi     };
1399405d87bSThomas Huth     int i, ret;
14061d9d6b0SStefan Hajnoczi 
14161d9d6b0SStefan Hajnoczi     for (i = 0; i < 2; i++) {
14282c74ac4SPeter Maydell         ide_bus_init(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2);
1439405d87bSThomas Huth         ret = ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase,
1444a91d3b3SRichard Henderson                               port_info[i].iobase2);
1459405d87bSThomas Huth         if (ret) {
1469405d87bSThomas Huth             return ret;
1479405d87bSThomas Huth         }
148*c9519630SPhilippe Mathieu-Daudé         ide_bus_init_output_irq(&d->bus[i],
149*c9519630SPhilippe Mathieu-Daudé                                 isa_get_irq(NULL, port_info[i].isairq));
15061d9d6b0SStefan Hajnoczi 
151a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
15261d9d6b0SStefan Hajnoczi         d->bmdma[i].bus = &d->bus[i];
153e29b1246SPhilippe Mathieu-Daudé         ide_bus_register_restart_cb(&d->bus[i]);
15461d9d6b0SStefan Hajnoczi     }
1559405d87bSThomas Huth 
1569405d87bSThomas Huth     return 0;
15761d9d6b0SStefan Hajnoczi }
15861d9d6b0SStefan Hajnoczi 
1599af21dbeSMarkus Armbruster static void pci_piix_ide_realize(PCIDevice *dev, Error **errp)
1604c3df0ecSJuan Quintela {
161f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
162f6c11d56SAndreas Färber     uint8_t *pci_conf = dev->config;
1639405d87bSThomas Huth     int rc;
1644c3df0ecSJuan Quintela 
1651e68f8c4SMichael S. Tsirkin     pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode
1664c3df0ecSJuan Quintela 
167a9deb8c6SAvi Kivity     bmdma_setup_bar(d);
168f6c11d56SAndreas Färber     pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
1694c3df0ecSJuan Quintela 
1703cad405bSMarc-André Lureau     vmstate_register(VMSTATE_IF(dev), 0, &vmstate_ide_pci, d);
1714c3df0ecSJuan Quintela 
1729405d87bSThomas Huth     rc = pci_piix_init_ports(d);
1739405d87bSThomas Huth     if (rc) {
1749405d87bSThomas Huth         error_setg_errno(errp, -rc, "Failed to realize %s",
1759405d87bSThomas Huth                          object_get_typename(OBJECT(dev)));
1769405d87bSThomas Huth     }
1774c3df0ecSJuan Quintela }
1784c3df0ecSJuan Quintela 
179f90c2bcdSAlex Williamson static void pci_piix_ide_exitfn(PCIDevice *dev)
180a9deb8c6SAvi Kivity {
181f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
182a9deb8c6SAvi Kivity     unsigned i;
183a9deb8c6SAvi Kivity 
184a9deb8c6SAvi Kivity     for (i = 0; i < 2; ++i) {
185a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
186a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
187a9deb8c6SAvi Kivity     }
188a9deb8c6SAvi Kivity }
189a9deb8c6SAvi Kivity 
190df45d38fSBALATON Zoltan /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */
19140021f08SAnthony Liguori static void piix3_ide_class_init(ObjectClass *klass, void *data)
19240021f08SAnthony Liguori {
19339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
19440021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
19540021f08SAnthony Liguori 
196ee358e91SPhilippe Mathieu-Daudé     dc->reset = piix_ide_reset;
1979af21dbeSMarkus Armbruster     k->realize = pci_piix_ide_realize;
19840021f08SAnthony Liguori     k->exit = pci_piix_ide_exitfn;
19940021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
20040021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1;
20140021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
202125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
2032897ae02SIgor Mammedov     dc->hotpluggable = false;
20440021f08SAnthony Liguori }
20540021f08SAnthony Liguori 
2068c43a6f0SAndreas Färber static const TypeInfo piix3_ide_info = {
207bb2e9b1dSBernhard Beschow     .name          = TYPE_PIIX3_IDE,
208f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
20940021f08SAnthony Liguori     .class_init    = piix3_ide_class_init,
210e855761cSAnthony Liguori };
211e855761cSAnthony Liguori 
212f42b65b8SBALATON Zoltan /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */
21340021f08SAnthony Liguori static void piix4_ide_class_init(ObjectClass *klass, void *data)
21440021f08SAnthony Liguori {
21539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
21640021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
21740021f08SAnthony Liguori 
218ee358e91SPhilippe Mathieu-Daudé     dc->reset = piix_ide_reset;
2199af21dbeSMarkus Armbruster     k->realize = pci_piix_ide_realize;
22040021f08SAnthony Liguori     k->exit = pci_piix_ide_exitfn;
22140021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
22240021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371AB;
22340021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
224125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
2252897ae02SIgor Mammedov     dc->hotpluggable = false;
22640021f08SAnthony Liguori }
22740021f08SAnthony Liguori 
2288c43a6f0SAndreas Färber static const TypeInfo piix4_ide_info = {
229bb2e9b1dSBernhard Beschow     .name          = TYPE_PIIX4_IDE,
230f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
23140021f08SAnthony Liguori     .class_init    = piix4_ide_class_init,
2324c3df0ecSJuan Quintela };
2334c3df0ecSJuan Quintela 
23483f7d43aSAndreas Färber static void piix_ide_register_types(void)
2354c3df0ecSJuan Quintela {
23639bffca2SAnthony Liguori     type_register_static(&piix3_ide_info);
23739bffca2SAnthony Liguori     type_register_static(&piix4_ide_info);
2384c3df0ecSJuan Quintela }
23983f7d43aSAndreas Färber 
24083f7d43aSAndreas Färber type_init(piix_ide_register_types)
241