xref: /qemu/hw/ide/piix.c (revision c6baf942e084e0bc40ee37c8d8672ac9c5ea270b)
14c3df0ecSJuan Quintela /*
24c3df0ecSJuan Quintela  * QEMU IDE Emulation: PCI PIIX3/4 support.
34c3df0ecSJuan Quintela  *
44c3df0ecSJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
54c3df0ecSJuan Quintela  * Copyright (c) 2006 Openedhand Ltd.
64c3df0ecSJuan Quintela  *
74c3df0ecSJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
84c3df0ecSJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
94c3df0ecSJuan Quintela  * in the Software without restriction, including without limitation the rights
104c3df0ecSJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
114c3df0ecSJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
124c3df0ecSJuan Quintela  * furnished to do so, subject to the following conditions:
134c3df0ecSJuan Quintela  *
144c3df0ecSJuan Quintela  * The above copyright notice and this permission notice shall be included in
154c3df0ecSJuan Quintela  * all copies or substantial portions of the Software.
164c3df0ecSJuan Quintela  *
174c3df0ecSJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
184c3df0ecSJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
194c3df0ecSJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
204c3df0ecSJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
214c3df0ecSJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
224c3df0ecSJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
234c3df0ecSJuan Quintela  * THE SOFTWARE.
244c3df0ecSJuan Quintela  */
25dfc65f1fSMarkus Armbruster 
264c3df0ecSJuan Quintela #include <hw/hw.h>
270d09e41aSPaolo Bonzini #include <hw/i386/pc.h>
28a2cb15b0SMichael S. Tsirkin #include <hw/pci/pci.h>
290d09e41aSPaolo Bonzini #include <hw/isa/isa.h>
309c17d615SPaolo Bonzini #include "sysemu/blockdev.h"
319c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
329c17d615SPaolo Bonzini #include "sysemu/dma.h"
334c3df0ecSJuan Quintela 
344c3df0ecSJuan Quintela #include <hw/ide/pci.h>
354c3df0ecSJuan Quintela 
36a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, unsigned size)
374c3df0ecSJuan Quintela {
384c3df0ecSJuan Quintela     BMDMAState *bm = opaque;
394c3df0ecSJuan Quintela     uint32_t val;
404c3df0ecSJuan Quintela 
41a9deb8c6SAvi Kivity     if (size != 1) {
42a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
43a9deb8c6SAvi Kivity     }
44a9deb8c6SAvi Kivity 
454c3df0ecSJuan Quintela     switch(addr & 3) {
464c3df0ecSJuan Quintela     case 0:
474c3df0ecSJuan Quintela         val = bm->cmd;
484c3df0ecSJuan Quintela         break;
494c3df0ecSJuan Quintela     case 2:
504c3df0ecSJuan Quintela         val = bm->status;
514c3df0ecSJuan Quintela         break;
524c3df0ecSJuan Quintela     default:
534c3df0ecSJuan Quintela         val = 0xff;
544c3df0ecSJuan Quintela         break;
554c3df0ecSJuan Quintela     }
564c3df0ecSJuan Quintela #ifdef DEBUG_IDE
57cb67be85SHervé Poussineau     printf("bmdma: readb 0x%02x : 0x%02x\n", (uint8_t)addr, val);
584c3df0ecSJuan Quintela #endif
594c3df0ecSJuan Quintela     return val;
604c3df0ecSJuan Quintela }
614c3df0ecSJuan Quintela 
62a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
63a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
644c3df0ecSJuan Quintela {
654c3df0ecSJuan Quintela     BMDMAState *bm = opaque;
66a9deb8c6SAvi Kivity 
67a9deb8c6SAvi Kivity     if (size != 1) {
68a9deb8c6SAvi Kivity         return;
69a9deb8c6SAvi Kivity     }
70a9deb8c6SAvi Kivity 
714c3df0ecSJuan Quintela #ifdef DEBUG_IDE
72cb67be85SHervé Poussineau     printf("bmdma: writeb 0x%02x : 0x%02x\n", (uint8_t)addr, (uint8_t)val);
734c3df0ecSJuan Quintela #endif
744c3df0ecSJuan Quintela     switch(addr & 3) {
75a9deb8c6SAvi Kivity     case 0:
760ed8b6f6SBlue Swirl         bmdma_cmd_writeb(bm, val);
770ed8b6f6SBlue Swirl         break;
784c3df0ecSJuan Quintela     case 2:
794c3df0ecSJuan Quintela         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
804c3df0ecSJuan Quintela         break;
814c3df0ecSJuan Quintela     }
824c3df0ecSJuan Quintela }
834c3df0ecSJuan Quintela 
84a348f108SStefan Weil static const MemoryRegionOps piix_bmdma_ops = {
85a9deb8c6SAvi Kivity     .read = bmdma_read,
86a9deb8c6SAvi Kivity     .write = bmdma_write,
87a9deb8c6SAvi Kivity };
88a9deb8c6SAvi Kivity 
89a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
904c3df0ecSJuan Quintela {
914c3df0ecSJuan Quintela     int i;
924c3df0ecSJuan Quintela 
931437c94bSPaolo Bonzini     memory_region_init(&d->bmdma_bar, OBJECT(d), "piix-bmdma-container", 16);
944c3df0ecSJuan Quintela     for(i = 0;i < 2; i++) {
954c3df0ecSJuan Quintela         BMDMAState *bm = &d->bmdma[i];
964c3df0ecSJuan Quintela 
971437c94bSPaolo Bonzini         memory_region_init_io(&bm->extra_io, OBJECT(d), &piix_bmdma_ops, bm,
98a9deb8c6SAvi Kivity                               "piix-bmdma", 4);
99a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
1001437c94bSPaolo Bonzini         memory_region_init_io(&bm->addr_ioport, OBJECT(d),
1011437c94bSPaolo Bonzini                               &bmdma_addr_ioport_ops, bm, "bmdma", 4);
102a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
1034c3df0ecSJuan Quintela     }
1044c3df0ecSJuan Quintela }
1054c3df0ecSJuan Quintela 
1064c3df0ecSJuan Quintela static void piix3_reset(void *opaque)
1074c3df0ecSJuan Quintela {
1084c3df0ecSJuan Quintela     PCIIDEState *d = opaque;
109f6c11d56SAndreas Färber     PCIDevice *pd = PCI_DEVICE(d);
110f6c11d56SAndreas Färber     uint8_t *pci_conf = pd->config;
1114c3df0ecSJuan Quintela     int i;
1124c3df0ecSJuan Quintela 
1134a643563SBlue Swirl     for (i = 0; i < 2; i++) {
1144a643563SBlue Swirl         ide_bus_reset(&d->bus[i]);
1154a643563SBlue Swirl     }
1164c3df0ecSJuan Quintela 
1171e68f8c4SMichael S. Tsirkin     /* TODO: this is the default. do not override. */
1181e68f8c4SMichael S. Tsirkin     pci_conf[PCI_COMMAND] = 0x00;
1191e68f8c4SMichael S. Tsirkin     /* TODO: this is the default. do not override. */
1201e68f8c4SMichael S. Tsirkin     pci_conf[PCI_COMMAND + 1] = 0x00;
1211e68f8c4SMichael S. Tsirkin     /* TODO: use pci_set_word */
1221e68f8c4SMichael S. Tsirkin     pci_conf[PCI_STATUS] = PCI_STATUS_FAST_BACK;
1231e68f8c4SMichael S. Tsirkin     pci_conf[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8;
1244c3df0ecSJuan Quintela     pci_conf[0x20] = 0x01; /* BMIBA: 20-23h */
1254c3df0ecSJuan Quintela }
1264c3df0ecSJuan Quintela 
12761d9d6b0SStefan Hajnoczi static void pci_piix_init_ports(PCIIDEState *d) {
1284a91d3b3SRichard Henderson     static const struct {
12961d9d6b0SStefan Hajnoczi         int iobase;
13061d9d6b0SStefan Hajnoczi         int iobase2;
13161d9d6b0SStefan Hajnoczi         int isairq;
13261d9d6b0SStefan Hajnoczi     } port_info[] = {
13361d9d6b0SStefan Hajnoczi         {0x1f0, 0x3f6, 14},
13461d9d6b0SStefan Hajnoczi         {0x170, 0x376, 15},
13561d9d6b0SStefan Hajnoczi     };
1364a91d3b3SRichard Henderson     int i;
13761d9d6b0SStefan Hajnoczi 
13861d9d6b0SStefan Hajnoczi     for (i = 0; i < 2; i++) {
139*c6baf942SAndreas Färber         ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2);
1404a91d3b3SRichard Henderson         ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase,
1414a91d3b3SRichard Henderson                         port_info[i].iobase2);
14248a18b3cSHervé Poussineau         ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq));
14361d9d6b0SStefan Hajnoczi 
144a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
14561d9d6b0SStefan Hajnoczi         d->bmdma[i].bus = &d->bus[i];
14661d9d6b0SStefan Hajnoczi         qemu_add_vm_change_state_handler(d->bus[i].dma->ops->restart_cb,
14761d9d6b0SStefan Hajnoczi                                          &d->bmdma[i].dma);
14861d9d6b0SStefan Hajnoczi     }
14961d9d6b0SStefan Hajnoczi }
15061d9d6b0SStefan Hajnoczi 
15125f8e2f5SIsaku Yamahata static int pci_piix_ide_initfn(PCIDevice *dev)
1524c3df0ecSJuan Quintela {
153f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
154f6c11d56SAndreas Färber     uint8_t *pci_conf = dev->config;
1554c3df0ecSJuan Quintela 
1561e68f8c4SMichael S. Tsirkin     pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode
1574c3df0ecSJuan Quintela 
1584c3df0ecSJuan Quintela     qemu_register_reset(piix3_reset, d);
1594c3df0ecSJuan Quintela 
160a9deb8c6SAvi Kivity     bmdma_setup_bar(d);
161f6c11d56SAndreas Färber     pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
1624c3df0ecSJuan Quintela 
16302a9594bSPeter Crosthwaite     vmstate_register(DEVICE(dev), 0, &vmstate_ide_pci, d);
1644c3df0ecSJuan Quintela 
16561d9d6b0SStefan Hajnoczi     pci_piix_init_ports(d);
1664c3df0ecSJuan Quintela 
1674c3df0ecSJuan Quintela     return 0;
1684c3df0ecSJuan Quintela }
1694c3df0ecSJuan Quintela 
170679f4f8bSStefano Stabellini static int pci_piix3_xen_ide_unplug(DeviceState *dev)
171679f4f8bSStefano Stabellini {
172679f4f8bSStefano Stabellini     PCIIDEState *pci_ide;
173679f4f8bSStefano Stabellini     DriveInfo *di;
174679f4f8bSStefano Stabellini     int i = 0;
175679f4f8bSStefano Stabellini 
176f6c11d56SAndreas Färber     pci_ide = PCI_IDE(dev);
177679f4f8bSStefano Stabellini 
178679f4f8bSStefano Stabellini     for (; i < 3; i++) {
179679f4f8bSStefano Stabellini         di = drive_get_by_index(IF_IDE, i);
180f9e8fda4SMarkus Armbruster         if (di != NULL && !di->media_cd) {
181fa879d62SMarkus Armbruster             DeviceState *ds = bdrv_get_attached_dev(di->bdrv);
182679f4f8bSStefano Stabellini             if (ds) {
183fa879d62SMarkus Armbruster                 bdrv_detach_dev(di->bdrv, ds);
184679f4f8bSStefano Stabellini             }
185679f4f8bSStefano Stabellini             bdrv_close(di->bdrv);
186679f4f8bSStefano Stabellini             pci_ide->bus[di->bus].ifs[di->unit].bs = NULL;
187679f4f8bSStefano Stabellini             drive_put_ref(di);
188679f4f8bSStefano Stabellini         }
189679f4f8bSStefano Stabellini     }
19002a9594bSPeter Crosthwaite     qdev_reset_all(DEVICE(dev));
191679f4f8bSStefano Stabellini     return 0;
192679f4f8bSStefano Stabellini }
193679f4f8bSStefano Stabellini 
194679f4f8bSStefano Stabellini PCIDevice *pci_piix3_xen_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
195679f4f8bSStefano Stabellini {
196679f4f8bSStefano Stabellini     PCIDevice *dev;
197679f4f8bSStefano Stabellini 
198679f4f8bSStefano Stabellini     dev = pci_create_simple(bus, devfn, "piix3-ide-xen");
199679f4f8bSStefano Stabellini     pci_ide_create_devs(dev, hd_table);
200679f4f8bSStefano Stabellini     return dev;
201679f4f8bSStefano Stabellini }
202679f4f8bSStefano Stabellini 
203f90c2bcdSAlex Williamson static void pci_piix_ide_exitfn(PCIDevice *dev)
204a9deb8c6SAvi Kivity {
205f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
206a9deb8c6SAvi Kivity     unsigned i;
207a9deb8c6SAvi Kivity 
208a9deb8c6SAvi Kivity     for (i = 0; i < 2; ++i) {
209a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
210a9deb8c6SAvi Kivity         memory_region_destroy(&d->bmdma[i].extra_io);
211a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
212a9deb8c6SAvi Kivity         memory_region_destroy(&d->bmdma[i].addr_ioport);
213a9deb8c6SAvi Kivity     }
214a9deb8c6SAvi Kivity     memory_region_destroy(&d->bmdma_bar);
215a9deb8c6SAvi Kivity }
216a9deb8c6SAvi Kivity 
2174c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */
2184c3df0ecSJuan Quintela /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */
21957c88866SMarkus Armbruster PCIDevice *pci_piix3_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
2204c3df0ecSJuan Quintela {
2214c3df0ecSJuan Quintela     PCIDevice *dev;
2224c3df0ecSJuan Quintela 
223556cd098SMarkus Armbruster     dev = pci_create_simple(bus, devfn, "piix3-ide");
2244c3df0ecSJuan Quintela     pci_ide_create_devs(dev, hd_table);
22557c88866SMarkus Armbruster     return dev;
2264c3df0ecSJuan Quintela }
2274c3df0ecSJuan Quintela 
2284c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */
2294c3df0ecSJuan Quintela /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */
23057c88866SMarkus Armbruster PCIDevice *pci_piix4_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
2314c3df0ecSJuan Quintela {
2324c3df0ecSJuan Quintela     PCIDevice *dev;
2334c3df0ecSJuan Quintela 
234556cd098SMarkus Armbruster     dev = pci_create_simple(bus, devfn, "piix4-ide");
2354c3df0ecSJuan Quintela     pci_ide_create_devs(dev, hd_table);
23657c88866SMarkus Armbruster     return dev;
2374c3df0ecSJuan Quintela }
2384c3df0ecSJuan Quintela 
23940021f08SAnthony Liguori static void piix3_ide_class_init(ObjectClass *klass, void *data)
24040021f08SAnthony Liguori {
24139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
24240021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
24340021f08SAnthony Liguori 
24440021f08SAnthony Liguori     k->no_hotplug = 1;
24540021f08SAnthony Liguori     k->init = pci_piix_ide_initfn;
24640021f08SAnthony Liguori     k->exit = pci_piix_ide_exitfn;
24740021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
24840021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1;
24940021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
250125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
25139bffca2SAnthony Liguori     dc->no_user = 1;
25240021f08SAnthony Liguori }
25340021f08SAnthony Liguori 
2548c43a6f0SAndreas Färber static const TypeInfo piix3_ide_info = {
25540021f08SAnthony Liguori     .name          = "piix3-ide",
256f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
25740021f08SAnthony Liguori     .class_init    = piix3_ide_class_init,
258e855761cSAnthony Liguori };
259e855761cSAnthony Liguori 
26040021f08SAnthony Liguori static void piix3_ide_xen_class_init(ObjectClass *klass, void *data)
26140021f08SAnthony Liguori {
26239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
26340021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
26440021f08SAnthony Liguori 
26540021f08SAnthony Liguori     k->init = pci_piix_ide_initfn;
26640021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
26740021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1;
26840021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
269125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
27039bffca2SAnthony Liguori     dc->no_user = 1;
27139bffca2SAnthony Liguori     dc->unplug = pci_piix3_xen_ide_unplug;
27240021f08SAnthony Liguori }
27340021f08SAnthony Liguori 
2748c43a6f0SAndreas Färber static const TypeInfo piix3_ide_xen_info = {
27540021f08SAnthony Liguori     .name          = "piix3-ide-xen",
276f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
27740021f08SAnthony Liguori     .class_init    = piix3_ide_xen_class_init,
278e855761cSAnthony Liguori };
279e855761cSAnthony Liguori 
28040021f08SAnthony Liguori static void piix4_ide_class_init(ObjectClass *klass, void *data)
28140021f08SAnthony Liguori {
28239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
28340021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
28440021f08SAnthony Liguori 
28540021f08SAnthony Liguori     k->no_hotplug = 1;
28640021f08SAnthony Liguori     k->init = pci_piix_ide_initfn;
28740021f08SAnthony Liguori     k->exit = pci_piix_ide_exitfn;
28840021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
28940021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371AB;
29040021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
291125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
29239bffca2SAnthony Liguori     dc->no_user = 1;
29340021f08SAnthony Liguori }
29440021f08SAnthony Liguori 
2958c43a6f0SAndreas Färber static const TypeInfo piix4_ide_info = {
29640021f08SAnthony Liguori     .name          = "piix4-ide",
297f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
29840021f08SAnthony Liguori     .class_init    = piix4_ide_class_init,
2994c3df0ecSJuan Quintela };
3004c3df0ecSJuan Quintela 
30183f7d43aSAndreas Färber static void piix_ide_register_types(void)
3024c3df0ecSJuan Quintela {
30339bffca2SAnthony Liguori     type_register_static(&piix3_ide_info);
30439bffca2SAnthony Liguori     type_register_static(&piix3_ide_xen_info);
30539bffca2SAnthony Liguori     type_register_static(&piix4_ide_info);
3064c3df0ecSJuan Quintela }
30783f7d43aSAndreas Färber 
30883f7d43aSAndreas Färber type_init(piix_ide_register_types)
309