14c3df0ecSJuan Quintela /* 24c3df0ecSJuan Quintela * QEMU IDE Emulation: PCI PIIX3/4 support. 34c3df0ecSJuan Quintela * 44c3df0ecSJuan Quintela * Copyright (c) 2003 Fabrice Bellard 54c3df0ecSJuan Quintela * Copyright (c) 2006 Openedhand Ltd. 64c3df0ecSJuan Quintela * 74c3df0ecSJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 84c3df0ecSJuan Quintela * of this software and associated documentation files (the "Software"), to deal 94c3df0ecSJuan Quintela * in the Software without restriction, including without limitation the rights 104c3df0ecSJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 114c3df0ecSJuan Quintela * copies of the Software, and to permit persons to whom the Software is 124c3df0ecSJuan Quintela * furnished to do so, subject to the following conditions: 134c3df0ecSJuan Quintela * 144c3df0ecSJuan Quintela * The above copyright notice and this permission notice shall be included in 154c3df0ecSJuan Quintela * all copies or substantial portions of the Software. 164c3df0ecSJuan Quintela * 174c3df0ecSJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 184c3df0ecSJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 194c3df0ecSJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 204c3df0ecSJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 214c3df0ecSJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 224c3df0ecSJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 234c3df0ecSJuan Quintela * THE SOFTWARE. 244c3df0ecSJuan Quintela */ 25dfc65f1fSMarkus Armbruster 2653239262SPeter Maydell #include "qemu/osdep.h" 27a9c94277SMarkus Armbruster #include "hw/pci/pci.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 29*9405d87bSThomas Huth #include "qapi/error.h" 300b8fa32fSMarkus Armbruster #include "qemu/module.h" 31b9fe8a7aSMarkus Armbruster #include "sysemu/block-backend.h" 3278631611SPhilippe Mathieu-Daudé #include "sysemu/blockdev.h" 339c17d615SPaolo Bonzini #include "sysemu/dma.h" 344c3df0ecSJuan Quintela 35a9c94277SMarkus Armbruster #include "hw/ide/pci.h" 363eee2611SJohn Snow #include "trace.h" 374c3df0ecSJuan Quintela 38a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, unsigned size) 394c3df0ecSJuan Quintela { 404c3df0ecSJuan Quintela BMDMAState *bm = opaque; 414c3df0ecSJuan Quintela uint32_t val; 424c3df0ecSJuan Quintela 43a9deb8c6SAvi Kivity if (size != 1) { 44a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 45a9deb8c6SAvi Kivity } 46a9deb8c6SAvi Kivity 474c3df0ecSJuan Quintela switch(addr & 3) { 484c3df0ecSJuan Quintela case 0: 494c3df0ecSJuan Quintela val = bm->cmd; 504c3df0ecSJuan Quintela break; 514c3df0ecSJuan Quintela case 2: 524c3df0ecSJuan Quintela val = bm->status; 534c3df0ecSJuan Quintela break; 544c3df0ecSJuan Quintela default: 554c3df0ecSJuan Quintela val = 0xff; 564c3df0ecSJuan Quintela break; 574c3df0ecSJuan Quintela } 583eee2611SJohn Snow 593eee2611SJohn Snow trace_bmdma_read(addr, val); 604c3df0ecSJuan Quintela return val; 614c3df0ecSJuan Quintela } 624c3df0ecSJuan Quintela 63a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr, 64a9deb8c6SAvi Kivity uint64_t val, unsigned size) 654c3df0ecSJuan Quintela { 664c3df0ecSJuan Quintela BMDMAState *bm = opaque; 67a9deb8c6SAvi Kivity 68a9deb8c6SAvi Kivity if (size != 1) { 69a9deb8c6SAvi Kivity return; 70a9deb8c6SAvi Kivity } 71a9deb8c6SAvi Kivity 723eee2611SJohn Snow trace_bmdma_write(addr, val); 733eee2611SJohn Snow 744c3df0ecSJuan Quintela switch(addr & 3) { 75a9deb8c6SAvi Kivity case 0: 760ed8b6f6SBlue Swirl bmdma_cmd_writeb(bm, val); 770ed8b6f6SBlue Swirl break; 784c3df0ecSJuan Quintela case 2: 794c3df0ecSJuan Quintela bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 804c3df0ecSJuan Quintela break; 814c3df0ecSJuan Quintela } 824c3df0ecSJuan Quintela } 834c3df0ecSJuan Quintela 84a348f108SStefan Weil static const MemoryRegionOps piix_bmdma_ops = { 85a9deb8c6SAvi Kivity .read = bmdma_read, 86a9deb8c6SAvi Kivity .write = bmdma_write, 87a9deb8c6SAvi Kivity }; 88a9deb8c6SAvi Kivity 89a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d) 904c3df0ecSJuan Quintela { 914c3df0ecSJuan Quintela int i; 924c3df0ecSJuan Quintela 931437c94bSPaolo Bonzini memory_region_init(&d->bmdma_bar, OBJECT(d), "piix-bmdma-container", 16); 944c3df0ecSJuan Quintela for(i = 0;i < 2; i++) { 954c3df0ecSJuan Quintela BMDMAState *bm = &d->bmdma[i]; 964c3df0ecSJuan Quintela 971437c94bSPaolo Bonzini memory_region_init_io(&bm->extra_io, OBJECT(d), &piix_bmdma_ops, bm, 98a9deb8c6SAvi Kivity "piix-bmdma", 4); 99a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io); 1001437c94bSPaolo Bonzini memory_region_init_io(&bm->addr_ioport, OBJECT(d), 1011437c94bSPaolo Bonzini &bmdma_addr_ioport_ops, bm, "bmdma", 4); 102a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport); 1034c3df0ecSJuan Quintela } 1044c3df0ecSJuan Quintela } 1054c3df0ecSJuan Quintela 106ee358e91SPhilippe Mathieu-Daudé static void piix_ide_reset(DeviceState *dev) 1074c3df0ecSJuan Quintela { 108ee358e91SPhilippe Mathieu-Daudé PCIIDEState *d = PCI_IDE(dev); 109f6c11d56SAndreas Färber PCIDevice *pd = PCI_DEVICE(d); 110f6c11d56SAndreas Färber uint8_t *pci_conf = pd->config; 1114c3df0ecSJuan Quintela int i; 1124c3df0ecSJuan Quintela 1134a643563SBlue Swirl for (i = 0; i < 2; i++) { 1144a643563SBlue Swirl ide_bus_reset(&d->bus[i]); 1154a643563SBlue Swirl } 1164c3df0ecSJuan Quintela 1171e68f8c4SMichael S. Tsirkin /* TODO: this is the default. do not override. */ 1181e68f8c4SMichael S. Tsirkin pci_conf[PCI_COMMAND] = 0x00; 1191e68f8c4SMichael S. Tsirkin /* TODO: this is the default. do not override. */ 1201e68f8c4SMichael S. Tsirkin pci_conf[PCI_COMMAND + 1] = 0x00; 1211e68f8c4SMichael S. Tsirkin /* TODO: use pci_set_word */ 1221e68f8c4SMichael S. Tsirkin pci_conf[PCI_STATUS] = PCI_STATUS_FAST_BACK; 1231e68f8c4SMichael S. Tsirkin pci_conf[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8; 1244c3df0ecSJuan Quintela pci_conf[0x20] = 0x01; /* BMIBA: 20-23h */ 1254c3df0ecSJuan Quintela } 1264c3df0ecSJuan Quintela 127*9405d87bSThomas Huth static int pci_piix_init_ports(PCIIDEState *d) 128*9405d87bSThomas Huth { 1294a91d3b3SRichard Henderson static const struct { 13061d9d6b0SStefan Hajnoczi int iobase; 13161d9d6b0SStefan Hajnoczi int iobase2; 13261d9d6b0SStefan Hajnoczi int isairq; 13361d9d6b0SStefan Hajnoczi } port_info[] = { 13461d9d6b0SStefan Hajnoczi {0x1f0, 0x3f6, 14}, 13561d9d6b0SStefan Hajnoczi {0x170, 0x376, 15}, 13661d9d6b0SStefan Hajnoczi }; 137*9405d87bSThomas Huth int i, ret; 13861d9d6b0SStefan Hajnoczi 13961d9d6b0SStefan Hajnoczi for (i = 0; i < 2; i++) { 140c6baf942SAndreas Färber ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2); 141*9405d87bSThomas Huth ret = ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase, 1424a91d3b3SRichard Henderson port_info[i].iobase2); 143*9405d87bSThomas Huth if (ret) { 144*9405d87bSThomas Huth return ret; 145*9405d87bSThomas Huth } 14648a18b3cSHervé Poussineau ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq)); 14761d9d6b0SStefan Hajnoczi 148a9deb8c6SAvi Kivity bmdma_init(&d->bus[i], &d->bmdma[i], d); 14961d9d6b0SStefan Hajnoczi d->bmdma[i].bus = &d->bus[i]; 150f878c916SPaolo Bonzini ide_register_restart_cb(&d->bus[i]); 15161d9d6b0SStefan Hajnoczi } 152*9405d87bSThomas Huth 153*9405d87bSThomas Huth return 0; 15461d9d6b0SStefan Hajnoczi } 15561d9d6b0SStefan Hajnoczi 1569af21dbeSMarkus Armbruster static void pci_piix_ide_realize(PCIDevice *dev, Error **errp) 1574c3df0ecSJuan Quintela { 158f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 159f6c11d56SAndreas Färber uint8_t *pci_conf = dev->config; 160*9405d87bSThomas Huth int rc; 1614c3df0ecSJuan Quintela 1621e68f8c4SMichael S. Tsirkin pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode 1634c3df0ecSJuan Quintela 164a9deb8c6SAvi Kivity bmdma_setup_bar(d); 165f6c11d56SAndreas Färber pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar); 1664c3df0ecSJuan Quintela 1673cad405bSMarc-André Lureau vmstate_register(VMSTATE_IF(dev), 0, &vmstate_ide_pci, d); 1684c3df0ecSJuan Quintela 169*9405d87bSThomas Huth rc = pci_piix_init_ports(d); 170*9405d87bSThomas Huth if (rc) { 171*9405d87bSThomas Huth error_setg_errno(errp, -rc, "Failed to realize %s", 172*9405d87bSThomas Huth object_get_typename(OBJECT(dev))); 173*9405d87bSThomas Huth } 1744c3df0ecSJuan Quintela } 1754c3df0ecSJuan Quintela 176ae4d2eb2SPaul Durrant int pci_piix3_xen_ide_unplug(DeviceState *dev, bool aux) 177679f4f8bSStefano Stabellini { 178679f4f8bSStefano Stabellini PCIIDEState *pci_ide; 179d4f9e806SJames Harper int i; 1806cd38783SStefano Stabellini IDEDevice *idedev; 181045b1d4dSAnthony PERARD IDEBus *idebus; 182045b1d4dSAnthony PERARD BlockBackend *blk; 183679f4f8bSStefano Stabellini 184f6c11d56SAndreas Färber pci_ide = PCI_IDE(dev); 185679f4f8bSStefano Stabellini 186ae4d2eb2SPaul Durrant for (i = aux ? 1 : 0; i < 4; i++) { 187045b1d4dSAnthony PERARD idebus = &pci_ide->bus[i / 2]; 188045b1d4dSAnthony PERARD blk = idebus->ifs[i % 2].blk; 189045b1d4dSAnthony PERARD 190045b1d4dSAnthony PERARD if (blk && idebus->ifs[i % 2].drive_kind != IDE_CD) { 191045b1d4dSAnthony PERARD if (!(i % 2)) { 192045b1d4dSAnthony PERARD idedev = idebus->master; 193045b1d4dSAnthony PERARD } else { 194045b1d4dSAnthony PERARD idedev = idebus->slave; 195045b1d4dSAnthony PERARD } 19649137bf6SJohn Snow 19749137bf6SJohn Snow blk_drain(blk); 19849137bf6SJohn Snow blk_flush(blk); 19949137bf6SJohn Snow 200045b1d4dSAnthony PERARD blk_detach_dev(blk, DEVICE(idedev)); 201045b1d4dSAnthony PERARD idebus->ifs[i % 2].blk = NULL; 2026cd38783SStefano Stabellini idedev->conf.blk = NULL; 203d1fc684fSAnthony PERARD monitor_remove_blk(blk); 204b9fe8a7aSMarkus Armbruster blk_unref(blk); 205679f4f8bSStefano Stabellini } 206679f4f8bSStefano Stabellini } 2078e5c952bSPhilippe Mathieu-Daudé qdev_reset_all(dev); 208679f4f8bSStefano Stabellini return 0; 209679f4f8bSStefano Stabellini } 210679f4f8bSStefano Stabellini 211f90c2bcdSAlex Williamson static void pci_piix_ide_exitfn(PCIDevice *dev) 212a9deb8c6SAvi Kivity { 213f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 214a9deb8c6SAvi Kivity unsigned i; 215a9deb8c6SAvi Kivity 216a9deb8c6SAvi Kivity for (i = 0; i < 2; ++i) { 217a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io); 218a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport); 219a9deb8c6SAvi Kivity } 220a9deb8c6SAvi Kivity } 221a9deb8c6SAvi Kivity 222df45d38fSBALATON Zoltan /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */ 22340021f08SAnthony Liguori static void piix3_ide_class_init(ObjectClass *klass, void *data) 22440021f08SAnthony Liguori { 22539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 22640021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 22740021f08SAnthony Liguori 228ee358e91SPhilippe Mathieu-Daudé dc->reset = piix_ide_reset; 2299af21dbeSMarkus Armbruster k->realize = pci_piix_ide_realize; 23040021f08SAnthony Liguori k->exit = pci_piix_ide_exitfn; 23140021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL; 23240021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1; 23340021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 234125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 2352897ae02SIgor Mammedov dc->hotpluggable = false; 23640021f08SAnthony Liguori } 23740021f08SAnthony Liguori 2388c43a6f0SAndreas Färber static const TypeInfo piix3_ide_info = { 23940021f08SAnthony Liguori .name = "piix3-ide", 240f6c11d56SAndreas Färber .parent = TYPE_PCI_IDE, 24140021f08SAnthony Liguori .class_init = piix3_ide_class_init, 242e855761cSAnthony Liguori }; 243e855761cSAnthony Liguori 2448c43a6f0SAndreas Färber static const TypeInfo piix3_ide_xen_info = { 24540021f08SAnthony Liguori .name = "piix3-ide-xen", 246f6c11d56SAndreas Färber .parent = TYPE_PCI_IDE, 2470f844582SMichael S. Tsirkin .class_init = piix3_ide_class_init, 248e855761cSAnthony Liguori }; 249e855761cSAnthony Liguori 250f42b65b8SBALATON Zoltan /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */ 25140021f08SAnthony Liguori static void piix4_ide_class_init(ObjectClass *klass, void *data) 25240021f08SAnthony Liguori { 25339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 25440021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 25540021f08SAnthony Liguori 256ee358e91SPhilippe Mathieu-Daudé dc->reset = piix_ide_reset; 2579af21dbeSMarkus Armbruster k->realize = pci_piix_ide_realize; 25840021f08SAnthony Liguori k->exit = pci_piix_ide_exitfn; 25940021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL; 26040021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_INTEL_82371AB; 26140021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 262125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 2632897ae02SIgor Mammedov dc->hotpluggable = false; 26440021f08SAnthony Liguori } 26540021f08SAnthony Liguori 2668c43a6f0SAndreas Färber static const TypeInfo piix4_ide_info = { 26740021f08SAnthony Liguori .name = "piix4-ide", 268f6c11d56SAndreas Färber .parent = TYPE_PCI_IDE, 26940021f08SAnthony Liguori .class_init = piix4_ide_class_init, 2704c3df0ecSJuan Quintela }; 2714c3df0ecSJuan Quintela 27283f7d43aSAndreas Färber static void piix_ide_register_types(void) 2734c3df0ecSJuan Quintela { 27439bffca2SAnthony Liguori type_register_static(&piix3_ide_info); 27539bffca2SAnthony Liguori type_register_static(&piix3_ide_xen_info); 27639bffca2SAnthony Liguori type_register_static(&piix4_ide_info); 2774c3df0ecSJuan Quintela } 27883f7d43aSAndreas Färber 27983f7d43aSAndreas Färber type_init(piix_ide_register_types) 280