14c3df0ecSJuan Quintela /* 24c3df0ecSJuan Quintela * QEMU IDE Emulation: PCI PIIX3/4 support. 34c3df0ecSJuan Quintela * 44c3df0ecSJuan Quintela * Copyright (c) 2003 Fabrice Bellard 54c3df0ecSJuan Quintela * Copyright (c) 2006 Openedhand Ltd. 64c3df0ecSJuan Quintela * 74c3df0ecSJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 84c3df0ecSJuan Quintela * of this software and associated documentation files (the "Software"), to deal 94c3df0ecSJuan Quintela * in the Software without restriction, including without limitation the rights 104c3df0ecSJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 114c3df0ecSJuan Quintela * copies of the Software, and to permit persons to whom the Software is 124c3df0ecSJuan Quintela * furnished to do so, subject to the following conditions: 134c3df0ecSJuan Quintela * 144c3df0ecSJuan Quintela * The above copyright notice and this permission notice shall be included in 154c3df0ecSJuan Quintela * all copies or substantial portions of the Software. 164c3df0ecSJuan Quintela * 174c3df0ecSJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 184c3df0ecSJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 194c3df0ecSJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 204c3df0ecSJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 214c3df0ecSJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 224c3df0ecSJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 234c3df0ecSJuan Quintela * THE SOFTWARE. 244851a986SLev Kujawski * 254851a986SLev Kujawski * References: 264851a986SLev Kujawski * [1] 82371FB (PIIX) AND 82371SB (PIIX3) PCI ISA IDE XCELERATOR, 274851a986SLev Kujawski * 290550-002, Intel Corporation, April 1997. 284c3df0ecSJuan Quintela */ 29dfc65f1fSMarkus Armbruster 3053239262SPeter Maydell #include "qemu/osdep.h" 319405d87bSThomas Huth #include "qapi/error.h" 32caa91462SPhilippe Mathieu-Daudé #include "hw/pci/pci.h" 33bb2e9b1dSBernhard Beschow #include "hw/ide/piix.h" 34a9c94277SMarkus Armbruster #include "hw/ide/pci.h" 353eee2611SJohn Snow #include "trace.h" 364c3df0ecSJuan Quintela 37a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, unsigned size) 384c3df0ecSJuan Quintela { 394c3df0ecSJuan Quintela BMDMAState *bm = opaque; 404c3df0ecSJuan Quintela uint32_t val; 414c3df0ecSJuan Quintela 42a9deb8c6SAvi Kivity if (size != 1) { 43a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 44a9deb8c6SAvi Kivity } 45a9deb8c6SAvi Kivity 464c3df0ecSJuan Quintela switch(addr & 3) { 474c3df0ecSJuan Quintela case 0: 484c3df0ecSJuan Quintela val = bm->cmd; 494c3df0ecSJuan Quintela break; 504c3df0ecSJuan Quintela case 2: 514c3df0ecSJuan Quintela val = bm->status; 524c3df0ecSJuan Quintela break; 534c3df0ecSJuan Quintela default: 544c3df0ecSJuan Quintela val = 0xff; 554c3df0ecSJuan Quintela break; 564c3df0ecSJuan Quintela } 573eee2611SJohn Snow 583eee2611SJohn Snow trace_bmdma_read(addr, val); 594c3df0ecSJuan Quintela return val; 604c3df0ecSJuan Quintela } 614c3df0ecSJuan Quintela 62a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr, 63a9deb8c6SAvi Kivity uint64_t val, unsigned size) 644c3df0ecSJuan Quintela { 654c3df0ecSJuan Quintela BMDMAState *bm = opaque; 66a9deb8c6SAvi Kivity 67a9deb8c6SAvi Kivity if (size != 1) { 68a9deb8c6SAvi Kivity return; 69a9deb8c6SAvi Kivity } 70a9deb8c6SAvi Kivity 713eee2611SJohn Snow trace_bmdma_write(addr, val); 723eee2611SJohn Snow 734c3df0ecSJuan Quintela switch(addr & 3) { 74a9deb8c6SAvi Kivity case 0: 750ed8b6f6SBlue Swirl bmdma_cmd_writeb(bm, val); 760ed8b6f6SBlue Swirl break; 774c3df0ecSJuan Quintela case 2: 785fe24213SBernhard Beschow bmdma_status_writeb(bm, val); 794c3df0ecSJuan Quintela break; 804c3df0ecSJuan Quintela } 814c3df0ecSJuan Quintela } 824c3df0ecSJuan Quintela 83a348f108SStefan Weil static const MemoryRegionOps piix_bmdma_ops = { 84a9deb8c6SAvi Kivity .read = bmdma_read, 85a9deb8c6SAvi Kivity .write = bmdma_write, 86a9deb8c6SAvi Kivity }; 87a9deb8c6SAvi Kivity 88a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d) 894c3df0ecSJuan Quintela { 904c3df0ecSJuan Quintela int i; 914c3df0ecSJuan Quintela 921437c94bSPaolo Bonzini memory_region_init(&d->bmdma_bar, OBJECT(d), "piix-bmdma-container", 16); 934c3df0ecSJuan Quintela for(i = 0;i < 2; i++) { 944c3df0ecSJuan Quintela BMDMAState *bm = &d->bmdma[i]; 954c3df0ecSJuan Quintela 961437c94bSPaolo Bonzini memory_region_init_io(&bm->extra_io, OBJECT(d), &piix_bmdma_ops, bm, 97a9deb8c6SAvi Kivity "piix-bmdma", 4); 98a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io); 991437c94bSPaolo Bonzini memory_region_init_io(&bm->addr_ioport, OBJECT(d), 1001437c94bSPaolo Bonzini &bmdma_addr_ioport_ops, bm, "bmdma", 4); 101a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport); 1024c3df0ecSJuan Quintela } 1034c3df0ecSJuan Quintela } 1044c3df0ecSJuan Quintela 105ee358e91SPhilippe Mathieu-Daudé static void piix_ide_reset(DeviceState *dev) 1064c3df0ecSJuan Quintela { 107ee358e91SPhilippe Mathieu-Daudé PCIIDEState *d = PCI_IDE(dev); 108f6c11d56SAndreas Färber PCIDevice *pd = PCI_DEVICE(d); 109f6c11d56SAndreas Färber uint8_t *pci_conf = pd->config; 1104c3df0ecSJuan Quintela int i; 1114c3df0ecSJuan Quintela 1124a643563SBlue Swirl for (i = 0; i < 2; i++) { 1134a643563SBlue Swirl ide_bus_reset(&d->bus[i]); 1144a643563SBlue Swirl } 1154c3df0ecSJuan Quintela 1164851a986SLev Kujawski /* PCI command register default value (0000h) per [1, p.48]. */ 1174851a986SLev Kujawski pci_set_word(pci_conf + PCI_COMMAND, 0x0000); 1184851a986SLev Kujawski pci_set_word(pci_conf + PCI_STATUS, 1194851a986SLev Kujawski PCI_STATUS_DEVSEL_MEDIUM | PCI_STATUS_FAST_BACK); 1204851a986SLev Kujawski pci_set_byte(pci_conf + 0x20, 0x01); /* BMIBA: 20-23h */ 1214c3df0ecSJuan Quintela } 1224c3df0ecSJuan Quintela 123533580d7SPhilippe Mathieu-Daudé static bool pci_piix_init_bus(PCIIDEState *d, unsigned i, Error **errp) 1249405d87bSThomas Huth { 1254a91d3b3SRichard Henderson static const struct { 12661d9d6b0SStefan Hajnoczi int iobase; 12761d9d6b0SStefan Hajnoczi int iobase2; 12861d9d6b0SStefan Hajnoczi int isairq; 12961d9d6b0SStefan Hajnoczi } port_info[] = { 13061d9d6b0SStefan Hajnoczi {0x1f0, 0x3f6, 14}, 13161d9d6b0SStefan Hajnoczi {0x170, 0x376, 15}, 13261d9d6b0SStefan Hajnoczi }; 133533580d7SPhilippe Mathieu-Daudé int ret; 13461d9d6b0SStefan Hajnoczi 13582c74ac4SPeter Maydell ide_bus_init(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2); 1369405d87bSThomas Huth ret = ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase, 1374a91d3b3SRichard Henderson port_info[i].iobase2); 1389405d87bSThomas Huth if (ret) { 139511aa9f9SPhilippe Mathieu-Daudé error_setg_errno(errp, -ret, "Failed to realize %s port %u", 140511aa9f9SPhilippe Mathieu-Daudé object_get_typename(OBJECT(d)), i); 141511aa9f9SPhilippe Mathieu-Daudé return false; 1429405d87bSThomas Huth } 143533580d7SPhilippe Mathieu-Daudé ide_bus_init_output_irq(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq)); 14461d9d6b0SStefan Hajnoczi 145a9deb8c6SAvi Kivity bmdma_init(&d->bus[i], &d->bmdma[i], d); 146e29b1246SPhilippe Mathieu-Daudé ide_bus_register_restart_cb(&d->bus[i]); 1479405d87bSThomas Huth 148511aa9f9SPhilippe Mathieu-Daudé return true; 14961d9d6b0SStefan Hajnoczi } 15061d9d6b0SStefan Hajnoczi 1519af21dbeSMarkus Armbruster static void pci_piix_ide_realize(PCIDevice *dev, Error **errp) 1524c3df0ecSJuan Quintela { 153f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 154f6c11d56SAndreas Färber uint8_t *pci_conf = dev->config; 1554c3df0ecSJuan Quintela 1561e68f8c4SMichael S. Tsirkin pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode 1574c3df0ecSJuan Quintela 158a9deb8c6SAvi Kivity bmdma_setup_bar(d); 159f6c11d56SAndreas Färber pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar); 1604c3df0ecSJuan Quintela 161533580d7SPhilippe Mathieu-Daudé for (unsigned i = 0; i < 2; i++) { 162533580d7SPhilippe Mathieu-Daudé if (!pci_piix_init_bus(d, i, errp)) { 163511aa9f9SPhilippe Mathieu-Daudé return; 1649405d87bSThomas Huth } 1654c3df0ecSJuan Quintela } 166533580d7SPhilippe Mathieu-Daudé } 1674c3df0ecSJuan Quintela 168f90c2bcdSAlex Williamson static void pci_piix_ide_exitfn(PCIDevice *dev) 169a9deb8c6SAvi Kivity { 170f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 171a9deb8c6SAvi Kivity unsigned i; 172a9deb8c6SAvi Kivity 173a9deb8c6SAvi Kivity for (i = 0; i < 2; ++i) { 174a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io); 175a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport); 176a9deb8c6SAvi Kivity } 177a9deb8c6SAvi Kivity } 178a9deb8c6SAvi Kivity 179df45d38fSBALATON Zoltan /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */ 18040021f08SAnthony Liguori static void piix3_ide_class_init(ObjectClass *klass, void *data) 18140021f08SAnthony Liguori { 18239bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 18340021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 18440021f08SAnthony Liguori 185ee358e91SPhilippe Mathieu-Daudé dc->reset = piix_ide_reset; 186*752dfff5SBernhard Beschow dc->vmsd = &vmstate_ide_pci; 1879af21dbeSMarkus Armbruster k->realize = pci_piix_ide_realize; 18840021f08SAnthony Liguori k->exit = pci_piix_ide_exitfn; 18940021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL; 19040021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1; 19140021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 192125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1932897ae02SIgor Mammedov dc->hotpluggable = false; 19440021f08SAnthony Liguori } 19540021f08SAnthony Liguori 1968c43a6f0SAndreas Färber static const TypeInfo piix3_ide_info = { 197bb2e9b1dSBernhard Beschow .name = TYPE_PIIX3_IDE, 198f6c11d56SAndreas Färber .parent = TYPE_PCI_IDE, 19940021f08SAnthony Liguori .class_init = piix3_ide_class_init, 200e855761cSAnthony Liguori }; 201e855761cSAnthony Liguori 202f42b65b8SBALATON Zoltan /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */ 20340021f08SAnthony Liguori static void piix4_ide_class_init(ObjectClass *klass, void *data) 20440021f08SAnthony Liguori { 20539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 20640021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 20740021f08SAnthony Liguori 208ee358e91SPhilippe Mathieu-Daudé dc->reset = piix_ide_reset; 209*752dfff5SBernhard Beschow dc->vmsd = &vmstate_ide_pci; 2109af21dbeSMarkus Armbruster k->realize = pci_piix_ide_realize; 21140021f08SAnthony Liguori k->exit = pci_piix_ide_exitfn; 21240021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL; 21340021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_INTEL_82371AB; 21440021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 215125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 2162897ae02SIgor Mammedov dc->hotpluggable = false; 21740021f08SAnthony Liguori } 21840021f08SAnthony Liguori 2198c43a6f0SAndreas Färber static const TypeInfo piix4_ide_info = { 220bb2e9b1dSBernhard Beschow .name = TYPE_PIIX4_IDE, 221f6c11d56SAndreas Färber .parent = TYPE_PCI_IDE, 22240021f08SAnthony Liguori .class_init = piix4_ide_class_init, 2234c3df0ecSJuan Quintela }; 2244c3df0ecSJuan Quintela 22583f7d43aSAndreas Färber static void piix_ide_register_types(void) 2264c3df0ecSJuan Quintela { 22739bffca2SAnthony Liguori type_register_static(&piix3_ide_info); 22839bffca2SAnthony Liguori type_register_static(&piix4_ide_info); 2294c3df0ecSJuan Quintela } 23083f7d43aSAndreas Färber 23183f7d43aSAndreas Färber type_init(piix_ide_register_types) 232