14c3df0ecSJuan Quintela /* 24c3df0ecSJuan Quintela * QEMU IDE Emulation: PCI PIIX3/4 support. 34c3df0ecSJuan Quintela * 44c3df0ecSJuan Quintela * Copyright (c) 2003 Fabrice Bellard 54c3df0ecSJuan Quintela * Copyright (c) 2006 Openedhand Ltd. 64c3df0ecSJuan Quintela * 74c3df0ecSJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 84c3df0ecSJuan Quintela * of this software and associated documentation files (the "Software"), to deal 94c3df0ecSJuan Quintela * in the Software without restriction, including without limitation the rights 104c3df0ecSJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 114c3df0ecSJuan Quintela * copies of the Software, and to permit persons to whom the Software is 124c3df0ecSJuan Quintela * furnished to do so, subject to the following conditions: 134c3df0ecSJuan Quintela * 144c3df0ecSJuan Quintela * The above copyright notice and this permission notice shall be included in 154c3df0ecSJuan Quintela * all copies or substantial portions of the Software. 164c3df0ecSJuan Quintela * 174c3df0ecSJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 184c3df0ecSJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 194c3df0ecSJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 204c3df0ecSJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 214c3df0ecSJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 224c3df0ecSJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 234c3df0ecSJuan Quintela * THE SOFTWARE. 244c3df0ecSJuan Quintela */ 254c3df0ecSJuan Quintela #include <hw/hw.h> 264c3df0ecSJuan Quintela #include <hw/pc.h> 274c3df0ecSJuan Quintela #include <hw/pci.h> 284c3df0ecSJuan Quintela #include <hw/isa.h> 294c3df0ecSJuan Quintela #include "block.h" 304c3df0ecSJuan Quintela #include "block_int.h" 314c3df0ecSJuan Quintela #include "sysemu.h" 324c3df0ecSJuan Quintela #include "dma.h" 334c3df0ecSJuan Quintela 344c3df0ecSJuan Quintela #include <hw/ide/pci.h> 354c3df0ecSJuan Quintela 364c3df0ecSJuan Quintela static uint32_t bmdma_readb(void *opaque, uint32_t addr) 374c3df0ecSJuan Quintela { 384c3df0ecSJuan Quintela BMDMAState *bm = opaque; 394c3df0ecSJuan Quintela uint32_t val; 404c3df0ecSJuan Quintela 414c3df0ecSJuan Quintela switch(addr & 3) { 424c3df0ecSJuan Quintela case 0: 434c3df0ecSJuan Quintela val = bm->cmd; 444c3df0ecSJuan Quintela break; 454c3df0ecSJuan Quintela case 2: 464c3df0ecSJuan Quintela val = bm->status; 474c3df0ecSJuan Quintela break; 484c3df0ecSJuan Quintela default: 494c3df0ecSJuan Quintela val = 0xff; 504c3df0ecSJuan Quintela break; 514c3df0ecSJuan Quintela } 524c3df0ecSJuan Quintela #ifdef DEBUG_IDE 534c3df0ecSJuan Quintela printf("bmdma: readb 0x%02x : 0x%02x\n", addr, val); 544c3df0ecSJuan Quintela #endif 554c3df0ecSJuan Quintela return val; 564c3df0ecSJuan Quintela } 574c3df0ecSJuan Quintela 584c3df0ecSJuan Quintela static void bmdma_writeb(void *opaque, uint32_t addr, uint32_t val) 594c3df0ecSJuan Quintela { 604c3df0ecSJuan Quintela BMDMAState *bm = opaque; 614c3df0ecSJuan Quintela #ifdef DEBUG_IDE 624c3df0ecSJuan Quintela printf("bmdma: writeb 0x%02x : 0x%02x\n", addr, val); 634c3df0ecSJuan Quintela #endif 644c3df0ecSJuan Quintela switch(addr & 3) { 654c3df0ecSJuan Quintela case 2: 664c3df0ecSJuan Quintela bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 674c3df0ecSJuan Quintela break; 684c3df0ecSJuan Quintela } 694c3df0ecSJuan Quintela } 704c3df0ecSJuan Quintela 714c3df0ecSJuan Quintela static void bmdma_map(PCIDevice *pci_dev, int region_num, 726e355d90SIsaku Yamahata pcibus_t addr, pcibus_t size, int type) 734c3df0ecSJuan Quintela { 744c3df0ecSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, pci_dev); 754c3df0ecSJuan Quintela int i; 764c3df0ecSJuan Quintela 774c3df0ecSJuan Quintela for(i = 0;i < 2; i++) { 784c3df0ecSJuan Quintela BMDMAState *bm = &d->bmdma[i]; 794c3df0ecSJuan Quintela 804c3df0ecSJuan Quintela register_ioport_write(addr, 1, 1, bmdma_cmd_writeb, bm); 814c3df0ecSJuan Quintela 824c3df0ecSJuan Quintela register_ioport_write(addr + 1, 3, 1, bmdma_writeb, bm); 834c3df0ecSJuan Quintela register_ioport_read(addr, 4, 1, bmdma_readb, bm); 844c3df0ecSJuan Quintela 859fbef1acSAvi Kivity iorange_init(&bm->addr_ioport, &bmdma_addr_ioport_ops, addr + 4, 4); 869fbef1acSAvi Kivity ioport_register(&bm->addr_ioport); 874c3df0ecSJuan Quintela addr += 8; 884c3df0ecSJuan Quintela } 894c3df0ecSJuan Quintela } 904c3df0ecSJuan Quintela 914c3df0ecSJuan Quintela static void piix3_reset(void *opaque) 924c3df0ecSJuan Quintela { 934c3df0ecSJuan Quintela PCIIDEState *d = opaque; 944c3df0ecSJuan Quintela uint8_t *pci_conf = d->dev.config; 954c3df0ecSJuan Quintela int i; 964c3df0ecSJuan Quintela 974a643563SBlue Swirl for (i = 0; i < 2; i++) { 984a643563SBlue Swirl ide_bus_reset(&d->bus[i]); 994a643563SBlue Swirl } 1004c3df0ecSJuan Quintela 1011e68f8c4SMichael S. Tsirkin /* TODO: this is the default. do not override. */ 1021e68f8c4SMichael S. Tsirkin pci_conf[PCI_COMMAND] = 0x00; 1031e68f8c4SMichael S. Tsirkin /* TODO: this is the default. do not override. */ 1041e68f8c4SMichael S. Tsirkin pci_conf[PCI_COMMAND + 1] = 0x00; 1051e68f8c4SMichael S. Tsirkin /* TODO: use pci_set_word */ 1061e68f8c4SMichael S. Tsirkin pci_conf[PCI_STATUS] = PCI_STATUS_FAST_BACK; 1071e68f8c4SMichael S. Tsirkin pci_conf[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8; 1084c3df0ecSJuan Quintela pci_conf[0x20] = 0x01; /* BMIBA: 20-23h */ 1094c3df0ecSJuan Quintela } 1104c3df0ecSJuan Quintela 11161d9d6b0SStefan Hajnoczi static void pci_piix_init_ports(PCIIDEState *d) { 11261d9d6b0SStefan Hajnoczi int i; 11361d9d6b0SStefan Hajnoczi struct { 11461d9d6b0SStefan Hajnoczi int iobase; 11561d9d6b0SStefan Hajnoczi int iobase2; 11661d9d6b0SStefan Hajnoczi int isairq; 11761d9d6b0SStefan Hajnoczi } port_info[] = { 11861d9d6b0SStefan Hajnoczi {0x1f0, 0x3f6, 14}, 11961d9d6b0SStefan Hajnoczi {0x170, 0x376, 15}, 12061d9d6b0SStefan Hajnoczi }; 12161d9d6b0SStefan Hajnoczi 12261d9d6b0SStefan Hajnoczi for (i = 0; i < 2; i++) { 12361d9d6b0SStefan Hajnoczi ide_bus_new(&d->bus[i], &d->dev.qdev, i); 12461d9d6b0SStefan Hajnoczi ide_init_ioport(&d->bus[i], port_info[i].iobase, port_info[i].iobase2); 125ee951a37SJan Kiszka ide_init2(&d->bus[i], isa_get_irq(port_info[i].isairq)); 12661d9d6b0SStefan Hajnoczi 12761d9d6b0SStefan Hajnoczi bmdma_init(&d->bus[i], &d->bmdma[i]); 12861d9d6b0SStefan Hajnoczi d->bmdma[i].bus = &d->bus[i]; 12961d9d6b0SStefan Hajnoczi qemu_add_vm_change_state_handler(d->bus[i].dma->ops->restart_cb, 13061d9d6b0SStefan Hajnoczi &d->bmdma[i].dma); 13161d9d6b0SStefan Hajnoczi } 13261d9d6b0SStefan Hajnoczi } 13361d9d6b0SStefan Hajnoczi 13425f8e2f5SIsaku Yamahata static int pci_piix_ide_initfn(PCIDevice *dev) 1354c3df0ecSJuan Quintela { 13625f8e2f5SIsaku Yamahata PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 1374c3df0ecSJuan Quintela uint8_t *pci_conf = d->dev.config; 1384c3df0ecSJuan Quintela 1391e68f8c4SMichael S. Tsirkin pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode 1404c3df0ecSJuan Quintela 1414c3df0ecSJuan Quintela qemu_register_reset(piix3_reset, d); 1424c3df0ecSJuan Quintela 1430392a017SIsaku Yamahata pci_register_bar(&d->dev, 4, 0x10, PCI_BASE_ADDRESS_SPACE_IO, bmdma_map); 1444c3df0ecSJuan Quintela 1450be71e32SAlex Williamson vmstate_register(&d->dev.qdev, 0, &vmstate_ide_pci, d); 1464c3df0ecSJuan Quintela 14761d9d6b0SStefan Hajnoczi pci_piix_init_ports(d); 1484c3df0ecSJuan Quintela 1494c3df0ecSJuan Quintela return 0; 1504c3df0ecSJuan Quintela } 1514c3df0ecSJuan Quintela 152*679f4f8bSStefano Stabellini static int pci_piix3_xen_ide_unplug(DeviceState *dev) 153*679f4f8bSStefano Stabellini { 154*679f4f8bSStefano Stabellini PCIDevice *pci_dev; 155*679f4f8bSStefano Stabellini PCIIDEState *pci_ide; 156*679f4f8bSStefano Stabellini DriveInfo *di; 157*679f4f8bSStefano Stabellini int i = 0; 158*679f4f8bSStefano Stabellini 159*679f4f8bSStefano Stabellini pci_dev = DO_UPCAST(PCIDevice, qdev, dev); 160*679f4f8bSStefano Stabellini pci_ide = DO_UPCAST(PCIIDEState, dev, pci_dev); 161*679f4f8bSStefano Stabellini 162*679f4f8bSStefano Stabellini for (; i < 3; i++) { 163*679f4f8bSStefano Stabellini di = drive_get_by_index(IF_IDE, i); 164*679f4f8bSStefano Stabellini if (di != NULL && di->bdrv != NULL && !di->bdrv->removable) { 165*679f4f8bSStefano Stabellini DeviceState *ds = bdrv_get_attached(di->bdrv); 166*679f4f8bSStefano Stabellini if (ds) { 167*679f4f8bSStefano Stabellini bdrv_detach(di->bdrv, ds); 168*679f4f8bSStefano Stabellini } 169*679f4f8bSStefano Stabellini bdrv_close(di->bdrv); 170*679f4f8bSStefano Stabellini pci_ide->bus[di->bus].ifs[di->unit].bs = NULL; 171*679f4f8bSStefano Stabellini drive_put_ref(di); 172*679f4f8bSStefano Stabellini } 173*679f4f8bSStefano Stabellini } 174*679f4f8bSStefano Stabellini qdev_reset_all(&(pci_ide->dev.qdev)); 175*679f4f8bSStefano Stabellini return 0; 176*679f4f8bSStefano Stabellini } 177*679f4f8bSStefano Stabellini 178*679f4f8bSStefano Stabellini PCIDevice *pci_piix3_xen_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 179*679f4f8bSStefano Stabellini { 180*679f4f8bSStefano Stabellini PCIDevice *dev; 181*679f4f8bSStefano Stabellini 182*679f4f8bSStefano Stabellini dev = pci_create_simple(bus, devfn, "piix3-ide-xen"); 183*679f4f8bSStefano Stabellini dev->qdev.info->unplug = pci_piix3_xen_ide_unplug; 184*679f4f8bSStefano Stabellini pci_ide_create_devs(dev, hd_table); 185*679f4f8bSStefano Stabellini return dev; 186*679f4f8bSStefano Stabellini } 187*679f4f8bSStefano Stabellini 1884c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */ 1894c3df0ecSJuan Quintela /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */ 19057c88866SMarkus Armbruster PCIDevice *pci_piix3_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 1914c3df0ecSJuan Quintela { 1924c3df0ecSJuan Quintela PCIDevice *dev; 1934c3df0ecSJuan Quintela 194556cd098SMarkus Armbruster dev = pci_create_simple(bus, devfn, "piix3-ide"); 1954c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 19657c88866SMarkus Armbruster return dev; 1974c3df0ecSJuan Quintela } 1984c3df0ecSJuan Quintela 1994c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */ 2004c3df0ecSJuan Quintela /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */ 20157c88866SMarkus Armbruster PCIDevice *pci_piix4_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 2024c3df0ecSJuan Quintela { 2034c3df0ecSJuan Quintela PCIDevice *dev; 2044c3df0ecSJuan Quintela 205556cd098SMarkus Armbruster dev = pci_create_simple(bus, devfn, "piix4-ide"); 2064c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 20757c88866SMarkus Armbruster return dev; 2084c3df0ecSJuan Quintela } 2094c3df0ecSJuan Quintela 2104c3df0ecSJuan Quintela static PCIDeviceInfo piix_ide_info[] = { 2114c3df0ecSJuan Quintela { 212556cd098SMarkus Armbruster .qdev.name = "piix3-ide", 2134c3df0ecSJuan Quintela .qdev.size = sizeof(PCIIDEState), 21439a51dfdSMarkus Armbruster .qdev.no_user = 1, 2150965f12dSGerd Hoffmann .no_hotplug = 1, 21625f8e2f5SIsaku Yamahata .init = pci_piix_ide_initfn, 21725f8e2f5SIsaku Yamahata .vendor_id = PCI_VENDOR_ID_INTEL, 21825f8e2f5SIsaku Yamahata .device_id = PCI_DEVICE_ID_INTEL_82371SB_1, 21925f8e2f5SIsaku Yamahata .class_id = PCI_CLASS_STORAGE_IDE, 2204c3df0ecSJuan Quintela },{ 221*679f4f8bSStefano Stabellini .qdev.name = "piix3-ide-xen", 222*679f4f8bSStefano Stabellini .qdev.size = sizeof(PCIIDEState), 223*679f4f8bSStefano Stabellini .qdev.no_user = 1, 224*679f4f8bSStefano Stabellini .init = pci_piix_ide_initfn, 225*679f4f8bSStefano Stabellini .vendor_id = PCI_VENDOR_ID_INTEL, 226*679f4f8bSStefano Stabellini .device_id = PCI_DEVICE_ID_INTEL_82371SB_1, 227*679f4f8bSStefano Stabellini .class_id = PCI_CLASS_STORAGE_IDE, 228*679f4f8bSStefano Stabellini },{ 229556cd098SMarkus Armbruster .qdev.name = "piix4-ide", 2304c3df0ecSJuan Quintela .qdev.size = sizeof(PCIIDEState), 23139a51dfdSMarkus Armbruster .qdev.no_user = 1, 2320965f12dSGerd Hoffmann .no_hotplug = 1, 23325f8e2f5SIsaku Yamahata .init = pci_piix_ide_initfn, 23425f8e2f5SIsaku Yamahata .vendor_id = PCI_VENDOR_ID_INTEL, 23525f8e2f5SIsaku Yamahata .device_id = PCI_DEVICE_ID_INTEL_82371AB, 23625f8e2f5SIsaku Yamahata .class_id = PCI_CLASS_STORAGE_IDE, 2374c3df0ecSJuan Quintela },{ 2384c3df0ecSJuan Quintela /* end of list */ 2394c3df0ecSJuan Quintela } 2404c3df0ecSJuan Quintela }; 2414c3df0ecSJuan Quintela 2424c3df0ecSJuan Quintela static void piix_ide_register(void) 2434c3df0ecSJuan Quintela { 2444c3df0ecSJuan Quintela pci_qdev_register_many(piix_ide_info); 2454c3df0ecSJuan Quintela } 2464c3df0ecSJuan Quintela device_init(piix_ide_register); 247