14c3df0ecSJuan Quintela /* 24c3df0ecSJuan Quintela * QEMU IDE Emulation: PCI PIIX3/4 support. 34c3df0ecSJuan Quintela * 44c3df0ecSJuan Quintela * Copyright (c) 2003 Fabrice Bellard 54c3df0ecSJuan Quintela * Copyright (c) 2006 Openedhand Ltd. 64c3df0ecSJuan Quintela * 74c3df0ecSJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 84c3df0ecSJuan Quintela * of this software and associated documentation files (the "Software"), to deal 94c3df0ecSJuan Quintela * in the Software without restriction, including without limitation the rights 104c3df0ecSJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 114c3df0ecSJuan Quintela * copies of the Software, and to permit persons to whom the Software is 124c3df0ecSJuan Quintela * furnished to do so, subject to the following conditions: 134c3df0ecSJuan Quintela * 144c3df0ecSJuan Quintela * The above copyright notice and this permission notice shall be included in 154c3df0ecSJuan Quintela * all copies or substantial portions of the Software. 164c3df0ecSJuan Quintela * 174c3df0ecSJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 184c3df0ecSJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 194c3df0ecSJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 204c3df0ecSJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 214c3df0ecSJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 224c3df0ecSJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 234c3df0ecSJuan Quintela * THE SOFTWARE. 244c3df0ecSJuan Quintela */ 254c3df0ecSJuan Quintela #include <hw/hw.h> 264c3df0ecSJuan Quintela #include <hw/pc.h> 274c3df0ecSJuan Quintela #include <hw/pci.h> 284c3df0ecSJuan Quintela #include <hw/isa.h> 294c3df0ecSJuan Quintela #include "block.h" 304c3df0ecSJuan Quintela #include "block_int.h" 314c3df0ecSJuan Quintela #include "sysemu.h" 324c3df0ecSJuan Quintela #include "dma.h" 334c3df0ecSJuan Quintela 344c3df0ecSJuan Quintela #include <hw/ide/pci.h> 354c3df0ecSJuan Quintela 364c3df0ecSJuan Quintela static uint32_t bmdma_readb(void *opaque, uint32_t addr) 374c3df0ecSJuan Quintela { 384c3df0ecSJuan Quintela BMDMAState *bm = opaque; 394c3df0ecSJuan Quintela uint32_t val; 404c3df0ecSJuan Quintela 414c3df0ecSJuan Quintela switch(addr & 3) { 424c3df0ecSJuan Quintela case 0: 434c3df0ecSJuan Quintela val = bm->cmd; 444c3df0ecSJuan Quintela break; 454c3df0ecSJuan Quintela case 2: 464c3df0ecSJuan Quintela val = bm->status; 474c3df0ecSJuan Quintela break; 484c3df0ecSJuan Quintela default: 494c3df0ecSJuan Quintela val = 0xff; 504c3df0ecSJuan Quintela break; 514c3df0ecSJuan Quintela } 524c3df0ecSJuan Quintela #ifdef DEBUG_IDE 534c3df0ecSJuan Quintela printf("bmdma: readb 0x%02x : 0x%02x\n", addr, val); 544c3df0ecSJuan Quintela #endif 554c3df0ecSJuan Quintela return val; 564c3df0ecSJuan Quintela } 574c3df0ecSJuan Quintela 584c3df0ecSJuan Quintela static void bmdma_writeb(void *opaque, uint32_t addr, uint32_t val) 594c3df0ecSJuan Quintela { 604c3df0ecSJuan Quintela BMDMAState *bm = opaque; 614c3df0ecSJuan Quintela #ifdef DEBUG_IDE 624c3df0ecSJuan Quintela printf("bmdma: writeb 0x%02x : 0x%02x\n", addr, val); 634c3df0ecSJuan Quintela #endif 644c3df0ecSJuan Quintela switch(addr & 3) { 654c3df0ecSJuan Quintela case 2: 664c3df0ecSJuan Quintela bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 674c3df0ecSJuan Quintela break; 684c3df0ecSJuan Quintela } 694c3df0ecSJuan Quintela } 704c3df0ecSJuan Quintela 714c3df0ecSJuan Quintela static void bmdma_map(PCIDevice *pci_dev, int region_num, 726e355d90SIsaku Yamahata pcibus_t addr, pcibus_t size, int type) 734c3df0ecSJuan Quintela { 744c3df0ecSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, pci_dev); 754c3df0ecSJuan Quintela int i; 764c3df0ecSJuan Quintela 774c3df0ecSJuan Quintela for(i = 0;i < 2; i++) { 784c3df0ecSJuan Quintela BMDMAState *bm = &d->bmdma[i]; 794c3df0ecSJuan Quintela d->bus[i].bmdma = bm; 804c3df0ecSJuan Quintela bm->bus = d->bus+i; 814c3df0ecSJuan Quintela qemu_add_vm_change_state_handler(ide_dma_restart_cb, bm); 824c3df0ecSJuan Quintela 834c3df0ecSJuan Quintela register_ioport_write(addr, 1, 1, bmdma_cmd_writeb, bm); 844c3df0ecSJuan Quintela 854c3df0ecSJuan Quintela register_ioport_write(addr + 1, 3, 1, bmdma_writeb, bm); 864c3df0ecSJuan Quintela register_ioport_read(addr, 4, 1, bmdma_readb, bm); 874c3df0ecSJuan Quintela 884c3df0ecSJuan Quintela register_ioport_write(addr + 4, 4, 1, bmdma_addr_writeb, bm); 894c3df0ecSJuan Quintela register_ioport_read(addr + 4, 4, 1, bmdma_addr_readb, bm); 904c3df0ecSJuan Quintela register_ioport_write(addr + 4, 4, 2, bmdma_addr_writew, bm); 914c3df0ecSJuan Quintela register_ioport_read(addr + 4, 4, 2, bmdma_addr_readw, bm); 924c3df0ecSJuan Quintela register_ioport_write(addr + 4, 4, 4, bmdma_addr_writel, bm); 934c3df0ecSJuan Quintela register_ioport_read(addr + 4, 4, 4, bmdma_addr_readl, bm); 944c3df0ecSJuan Quintela addr += 8; 954c3df0ecSJuan Quintela } 964c3df0ecSJuan Quintela } 974c3df0ecSJuan Quintela 984c3df0ecSJuan Quintela static void piix3_reset(void *opaque) 994c3df0ecSJuan Quintela { 1004c3df0ecSJuan Quintela PCIIDEState *d = opaque; 1014c3df0ecSJuan Quintela uint8_t *pci_conf = d->dev.config; 1024c3df0ecSJuan Quintela int i; 1034c3df0ecSJuan Quintela 1044a643563SBlue Swirl for (i = 0; i < 2; i++) { 1054a643563SBlue Swirl ide_bus_reset(&d->bus[i]); 1064a643563SBlue Swirl ide_dma_reset(&d->bmdma[i]); 1074a643563SBlue Swirl } 1084c3df0ecSJuan Quintela 1091e68f8c4SMichael S. Tsirkin /* TODO: this is the default. do not override. */ 1101e68f8c4SMichael S. Tsirkin pci_conf[PCI_COMMAND] = 0x00; 1111e68f8c4SMichael S. Tsirkin /* TODO: this is the default. do not override. */ 1121e68f8c4SMichael S. Tsirkin pci_conf[PCI_COMMAND + 1] = 0x00; 1131e68f8c4SMichael S. Tsirkin /* TODO: use pci_set_word */ 1141e68f8c4SMichael S. Tsirkin pci_conf[PCI_STATUS] = PCI_STATUS_FAST_BACK; 1151e68f8c4SMichael S. Tsirkin pci_conf[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8; 1164c3df0ecSJuan Quintela pci_conf[0x20] = 0x01; /* BMIBA: 20-23h */ 1174c3df0ecSJuan Quintela } 1184c3df0ecSJuan Quintela 1194c3df0ecSJuan Quintela static int pci_piix_ide_initfn(PCIIDEState *d) 1204c3df0ecSJuan Quintela { 1214c3df0ecSJuan Quintela uint8_t *pci_conf = d->dev.config; 1224c3df0ecSJuan Quintela 1231e68f8c4SMichael S. Tsirkin pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode 1244c3df0ecSJuan Quintela pci_config_set_class(pci_conf, PCI_CLASS_STORAGE_IDE); 1254c3df0ecSJuan Quintela pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type 1264c3df0ecSJuan Quintela 1274c3df0ecSJuan Quintela qemu_register_reset(piix3_reset, d); 1284c3df0ecSJuan Quintela 1290392a017SIsaku Yamahata pci_register_bar(&d->dev, 4, 0x10, PCI_BASE_ADDRESS_SPACE_IO, bmdma_map); 1304c3df0ecSJuan Quintela 131407a4f30SJuan Quintela vmstate_register(0, &vmstate_ide_pci, d); 1324c3df0ecSJuan Quintela 1334c3df0ecSJuan Quintela ide_bus_new(&d->bus[0], &d->dev.qdev); 1344c3df0ecSJuan Quintela ide_bus_new(&d->bus[1], &d->dev.qdev); 1354c3df0ecSJuan Quintela ide_init_ioport(&d->bus[0], 0x1f0, 0x3f6); 1364c3df0ecSJuan Quintela ide_init_ioport(&d->bus[1], 0x170, 0x376); 1374c3df0ecSJuan Quintela 138*57234ee4SMarkus Armbruster ide_init2(&d->bus[0], isa_reserve_irq(14)); 139*57234ee4SMarkus Armbruster ide_init2(&d->bus[1], isa_reserve_irq(15)); 1404c3df0ecSJuan Quintela return 0; 1414c3df0ecSJuan Quintela } 1424c3df0ecSJuan Quintela 1434c3df0ecSJuan Quintela static int pci_piix3_ide_initfn(PCIDevice *dev) 1444c3df0ecSJuan Quintela { 1454c3df0ecSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 1464c3df0ecSJuan Quintela 1474c3df0ecSJuan Quintela pci_config_set_vendor_id(d->dev.config, PCI_VENDOR_ID_INTEL); 1484c3df0ecSJuan Quintela pci_config_set_device_id(d->dev.config, PCI_DEVICE_ID_INTEL_82371SB_1); 1494c3df0ecSJuan Quintela return pci_piix_ide_initfn(d); 1504c3df0ecSJuan Quintela } 1514c3df0ecSJuan Quintela 1524c3df0ecSJuan Quintela static int pci_piix4_ide_initfn(PCIDevice *dev) 1534c3df0ecSJuan Quintela { 1544c3df0ecSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 1554c3df0ecSJuan Quintela 1564c3df0ecSJuan Quintela pci_config_set_vendor_id(d->dev.config, PCI_VENDOR_ID_INTEL); 1574c3df0ecSJuan Quintela pci_config_set_device_id(d->dev.config, PCI_DEVICE_ID_INTEL_82371AB); 1584c3df0ecSJuan Quintela return pci_piix_ide_initfn(d); 1594c3df0ecSJuan Quintela } 1604c3df0ecSJuan Quintela 1614c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */ 1624c3df0ecSJuan Quintela /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */ 1634c3df0ecSJuan Quintela void pci_piix3_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 1644c3df0ecSJuan Quintela { 1654c3df0ecSJuan Quintela PCIDevice *dev; 1664c3df0ecSJuan Quintela 167556cd098SMarkus Armbruster dev = pci_create_simple(bus, devfn, "piix3-ide"); 1684c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 1694c3df0ecSJuan Quintela } 1704c3df0ecSJuan Quintela 1714c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */ 1724c3df0ecSJuan Quintela /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */ 1734c3df0ecSJuan Quintela void pci_piix4_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 1744c3df0ecSJuan Quintela { 1754c3df0ecSJuan Quintela PCIDevice *dev; 1764c3df0ecSJuan Quintela 177556cd098SMarkus Armbruster dev = pci_create_simple(bus, devfn, "piix4-ide"); 1784c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 1794c3df0ecSJuan Quintela } 1804c3df0ecSJuan Quintela 1814c3df0ecSJuan Quintela static PCIDeviceInfo piix_ide_info[] = { 1824c3df0ecSJuan Quintela { 183556cd098SMarkus Armbruster .qdev.name = "piix3-ide", 1844c3df0ecSJuan Quintela .qdev.size = sizeof(PCIIDEState), 18539a51dfdSMarkus Armbruster .qdev.no_user = 1, 1864c3df0ecSJuan Quintela .init = pci_piix3_ide_initfn, 1874c3df0ecSJuan Quintela },{ 188556cd098SMarkus Armbruster .qdev.name = "piix4-ide", 1894c3df0ecSJuan Quintela .qdev.size = sizeof(PCIIDEState), 19039a51dfdSMarkus Armbruster .qdev.no_user = 1, 1914c3df0ecSJuan Quintela .init = pci_piix4_ide_initfn, 1924c3df0ecSJuan Quintela },{ 1934c3df0ecSJuan Quintela /* end of list */ 1944c3df0ecSJuan Quintela } 1954c3df0ecSJuan Quintela }; 1964c3df0ecSJuan Quintela 1974c3df0ecSJuan Quintela static void piix_ide_register(void) 1984c3df0ecSJuan Quintela { 1994c3df0ecSJuan Quintela pci_qdev_register_many(piix_ide_info); 2004c3df0ecSJuan Quintela } 2014c3df0ecSJuan Quintela device_init(piix_ide_register); 202