xref: /qemu/hw/ide/piix.c (revision 511aa9f9e79d694ad7a396acf1d38aa2212c01e5)
14c3df0ecSJuan Quintela /*
24c3df0ecSJuan Quintela  * QEMU IDE Emulation: PCI PIIX3/4 support.
34c3df0ecSJuan Quintela  *
44c3df0ecSJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
54c3df0ecSJuan Quintela  * Copyright (c) 2006 Openedhand Ltd.
64c3df0ecSJuan Quintela  *
74c3df0ecSJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
84c3df0ecSJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
94c3df0ecSJuan Quintela  * in the Software without restriction, including without limitation the rights
104c3df0ecSJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
114c3df0ecSJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
124c3df0ecSJuan Quintela  * furnished to do so, subject to the following conditions:
134c3df0ecSJuan Quintela  *
144c3df0ecSJuan Quintela  * The above copyright notice and this permission notice shall be included in
154c3df0ecSJuan Quintela  * all copies or substantial portions of the Software.
164c3df0ecSJuan Quintela  *
174c3df0ecSJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
184c3df0ecSJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
194c3df0ecSJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
204c3df0ecSJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
214c3df0ecSJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
224c3df0ecSJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
234c3df0ecSJuan Quintela  * THE SOFTWARE.
244851a986SLev Kujawski  *
254851a986SLev Kujawski  * References:
264851a986SLev Kujawski  *  [1] 82371FB (PIIX) AND 82371SB (PIIX3) PCI ISA IDE XCELERATOR,
274851a986SLev Kujawski  *      290550-002, Intel Corporation, April 1997.
284c3df0ecSJuan Quintela  */
29dfc65f1fSMarkus Armbruster 
3053239262SPeter Maydell #include "qemu/osdep.h"
31d6454270SMarkus Armbruster #include "migration/vmstate.h"
329405d87bSThomas Huth #include "qapi/error.h"
33caa91462SPhilippe Mathieu-Daudé #include "hw/pci/pci.h"
34bb2e9b1dSBernhard Beschow #include "hw/ide/piix.h"
35a9c94277SMarkus Armbruster #include "hw/ide/pci.h"
363eee2611SJohn Snow #include "trace.h"
374c3df0ecSJuan Quintela 
38a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, unsigned size)
394c3df0ecSJuan Quintela {
404c3df0ecSJuan Quintela     BMDMAState *bm = opaque;
414c3df0ecSJuan Quintela     uint32_t val;
424c3df0ecSJuan Quintela 
43a9deb8c6SAvi Kivity     if (size != 1) {
44a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
45a9deb8c6SAvi Kivity     }
46a9deb8c6SAvi Kivity 
474c3df0ecSJuan Quintela     switch(addr & 3) {
484c3df0ecSJuan Quintela     case 0:
494c3df0ecSJuan Quintela         val = bm->cmd;
504c3df0ecSJuan Quintela         break;
514c3df0ecSJuan Quintela     case 2:
524c3df0ecSJuan Quintela         val = bm->status;
534c3df0ecSJuan Quintela         break;
544c3df0ecSJuan Quintela     default:
554c3df0ecSJuan Quintela         val = 0xff;
564c3df0ecSJuan Quintela         break;
574c3df0ecSJuan Quintela     }
583eee2611SJohn Snow 
593eee2611SJohn Snow     trace_bmdma_read(addr, val);
604c3df0ecSJuan Quintela     return val;
614c3df0ecSJuan Quintela }
624c3df0ecSJuan Quintela 
63a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
64a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
654c3df0ecSJuan Quintela {
664c3df0ecSJuan Quintela     BMDMAState *bm = opaque;
67a9deb8c6SAvi Kivity 
68a9deb8c6SAvi Kivity     if (size != 1) {
69a9deb8c6SAvi Kivity         return;
70a9deb8c6SAvi Kivity     }
71a9deb8c6SAvi Kivity 
723eee2611SJohn Snow     trace_bmdma_write(addr, val);
733eee2611SJohn Snow 
744c3df0ecSJuan Quintela     switch(addr & 3) {
75a9deb8c6SAvi Kivity     case 0:
760ed8b6f6SBlue Swirl         bmdma_cmd_writeb(bm, val);
770ed8b6f6SBlue Swirl         break;
784c3df0ecSJuan Quintela     case 2:
794c3df0ecSJuan Quintela         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
804c3df0ecSJuan Quintela         break;
814c3df0ecSJuan Quintela     }
824c3df0ecSJuan Quintela }
834c3df0ecSJuan Quintela 
84a348f108SStefan Weil static const MemoryRegionOps piix_bmdma_ops = {
85a9deb8c6SAvi Kivity     .read = bmdma_read,
86a9deb8c6SAvi Kivity     .write = bmdma_write,
87a9deb8c6SAvi Kivity };
88a9deb8c6SAvi Kivity 
89a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
904c3df0ecSJuan Quintela {
914c3df0ecSJuan Quintela     int i;
924c3df0ecSJuan Quintela 
931437c94bSPaolo Bonzini     memory_region_init(&d->bmdma_bar, OBJECT(d), "piix-bmdma-container", 16);
944c3df0ecSJuan Quintela     for(i = 0;i < 2; i++) {
954c3df0ecSJuan Quintela         BMDMAState *bm = &d->bmdma[i];
964c3df0ecSJuan Quintela 
971437c94bSPaolo Bonzini         memory_region_init_io(&bm->extra_io, OBJECT(d), &piix_bmdma_ops, bm,
98a9deb8c6SAvi Kivity                               "piix-bmdma", 4);
99a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
1001437c94bSPaolo Bonzini         memory_region_init_io(&bm->addr_ioport, OBJECT(d),
1011437c94bSPaolo Bonzini                               &bmdma_addr_ioport_ops, bm, "bmdma", 4);
102a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
1034c3df0ecSJuan Quintela     }
1044c3df0ecSJuan Quintela }
1054c3df0ecSJuan Quintela 
106ee358e91SPhilippe Mathieu-Daudé static void piix_ide_reset(DeviceState *dev)
1074c3df0ecSJuan Quintela {
108ee358e91SPhilippe Mathieu-Daudé     PCIIDEState *d = PCI_IDE(dev);
109f6c11d56SAndreas Färber     PCIDevice *pd = PCI_DEVICE(d);
110f6c11d56SAndreas Färber     uint8_t *pci_conf = pd->config;
1114c3df0ecSJuan Quintela     int i;
1124c3df0ecSJuan Quintela 
1134a643563SBlue Swirl     for (i = 0; i < 2; i++) {
1144a643563SBlue Swirl         ide_bus_reset(&d->bus[i]);
1154a643563SBlue Swirl     }
1164c3df0ecSJuan Quintela 
1174851a986SLev Kujawski     /* PCI command register default value (0000h) per [1, p.48].  */
1184851a986SLev Kujawski     pci_set_word(pci_conf + PCI_COMMAND, 0x0000);
1194851a986SLev Kujawski     pci_set_word(pci_conf + PCI_STATUS,
1204851a986SLev Kujawski                  PCI_STATUS_DEVSEL_MEDIUM | PCI_STATUS_FAST_BACK);
1214851a986SLev Kujawski     pci_set_byte(pci_conf + 0x20, 0x01);  /* BMIBA: 20-23h */
1224c3df0ecSJuan Quintela }
1234c3df0ecSJuan Quintela 
124*511aa9f9SPhilippe Mathieu-Daudé static bool pci_piix_init_ports(PCIIDEState *d, Error **errp)
1259405d87bSThomas Huth {
1264a91d3b3SRichard Henderson     static const struct {
12761d9d6b0SStefan Hajnoczi         int iobase;
12861d9d6b0SStefan Hajnoczi         int iobase2;
12961d9d6b0SStefan Hajnoczi         int isairq;
13061d9d6b0SStefan Hajnoczi     } port_info[] = {
13161d9d6b0SStefan Hajnoczi         {0x1f0, 0x3f6, 14},
13261d9d6b0SStefan Hajnoczi         {0x170, 0x376, 15},
13361d9d6b0SStefan Hajnoczi     };
1349405d87bSThomas Huth     int i, ret;
13561d9d6b0SStefan Hajnoczi 
13661d9d6b0SStefan Hajnoczi     for (i = 0; i < 2; i++) {
13782c74ac4SPeter Maydell         ide_bus_init(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2);
1389405d87bSThomas Huth         ret = ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase,
1394a91d3b3SRichard Henderson                               port_info[i].iobase2);
1409405d87bSThomas Huth         if (ret) {
141*511aa9f9SPhilippe Mathieu-Daudé             error_setg_errno(errp, -ret, "Failed to realize %s port %u",
142*511aa9f9SPhilippe Mathieu-Daudé                              object_get_typename(OBJECT(d)), i);
143*511aa9f9SPhilippe Mathieu-Daudé             return false;
1449405d87bSThomas Huth         }
145c9519630SPhilippe Mathieu-Daudé         ide_bus_init_output_irq(&d->bus[i],
146c9519630SPhilippe Mathieu-Daudé                                 isa_get_irq(NULL, port_info[i].isairq));
14761d9d6b0SStefan Hajnoczi 
148a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
14961d9d6b0SStefan Hajnoczi         d->bmdma[i].bus = &d->bus[i];
150e29b1246SPhilippe Mathieu-Daudé         ide_bus_register_restart_cb(&d->bus[i]);
15161d9d6b0SStefan Hajnoczi     }
1529405d87bSThomas Huth 
153*511aa9f9SPhilippe Mathieu-Daudé     return true;
15461d9d6b0SStefan Hajnoczi }
15561d9d6b0SStefan Hajnoczi 
1569af21dbeSMarkus Armbruster static void pci_piix_ide_realize(PCIDevice *dev, Error **errp)
1574c3df0ecSJuan Quintela {
158f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
159f6c11d56SAndreas Färber     uint8_t *pci_conf = dev->config;
1604c3df0ecSJuan Quintela 
1611e68f8c4SMichael S. Tsirkin     pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode
1624c3df0ecSJuan Quintela 
163a9deb8c6SAvi Kivity     bmdma_setup_bar(d);
164f6c11d56SAndreas Färber     pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
1654c3df0ecSJuan Quintela 
1663cad405bSMarc-André Lureau     vmstate_register(VMSTATE_IF(dev), 0, &vmstate_ide_pci, d);
1674c3df0ecSJuan Quintela 
168*511aa9f9SPhilippe Mathieu-Daudé     if (!pci_piix_init_ports(d, errp)) {
169*511aa9f9SPhilippe Mathieu-Daudé         return;
1709405d87bSThomas Huth     }
1714c3df0ecSJuan Quintela }
1724c3df0ecSJuan Quintela 
173f90c2bcdSAlex Williamson static void pci_piix_ide_exitfn(PCIDevice *dev)
174a9deb8c6SAvi Kivity {
175f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
176a9deb8c6SAvi Kivity     unsigned i;
177a9deb8c6SAvi Kivity 
178a9deb8c6SAvi Kivity     for (i = 0; i < 2; ++i) {
179a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
180a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
181a9deb8c6SAvi Kivity     }
182a9deb8c6SAvi Kivity }
183a9deb8c6SAvi Kivity 
184df45d38fSBALATON Zoltan /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */
18540021f08SAnthony Liguori static void piix3_ide_class_init(ObjectClass *klass, void *data)
18640021f08SAnthony Liguori {
18739bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
18840021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
18940021f08SAnthony Liguori 
190ee358e91SPhilippe Mathieu-Daudé     dc->reset = piix_ide_reset;
1919af21dbeSMarkus Armbruster     k->realize = pci_piix_ide_realize;
19240021f08SAnthony Liguori     k->exit = pci_piix_ide_exitfn;
19340021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
19440021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1;
19540021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
196125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1972897ae02SIgor Mammedov     dc->hotpluggable = false;
19840021f08SAnthony Liguori }
19940021f08SAnthony Liguori 
2008c43a6f0SAndreas Färber static const TypeInfo piix3_ide_info = {
201bb2e9b1dSBernhard Beschow     .name          = TYPE_PIIX3_IDE,
202f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
20340021f08SAnthony Liguori     .class_init    = piix3_ide_class_init,
204e855761cSAnthony Liguori };
205e855761cSAnthony Liguori 
206f42b65b8SBALATON Zoltan /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */
20740021f08SAnthony Liguori static void piix4_ide_class_init(ObjectClass *klass, void *data)
20840021f08SAnthony Liguori {
20939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
21040021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
21140021f08SAnthony Liguori 
212ee358e91SPhilippe Mathieu-Daudé     dc->reset = piix_ide_reset;
2139af21dbeSMarkus Armbruster     k->realize = pci_piix_ide_realize;
21440021f08SAnthony Liguori     k->exit = pci_piix_ide_exitfn;
21540021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
21640021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371AB;
21740021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
218125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
2192897ae02SIgor Mammedov     dc->hotpluggable = false;
22040021f08SAnthony Liguori }
22140021f08SAnthony Liguori 
2228c43a6f0SAndreas Färber static const TypeInfo piix4_ide_info = {
223bb2e9b1dSBernhard Beschow     .name          = TYPE_PIIX4_IDE,
224f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
22540021f08SAnthony Liguori     .class_init    = piix4_ide_class_init,
2264c3df0ecSJuan Quintela };
2274c3df0ecSJuan Quintela 
22883f7d43aSAndreas Färber static void piix_ide_register_types(void)
2294c3df0ecSJuan Quintela {
23039bffca2SAnthony Liguori     type_register_static(&piix3_ide_info);
23139bffca2SAnthony Liguori     type_register_static(&piix4_ide_info);
2324c3df0ecSJuan Quintela }
23383f7d43aSAndreas Färber 
23483f7d43aSAndreas Färber type_init(piix_ide_register_types)
235