1*4c3df0ecSJuan Quintela /* 2*4c3df0ecSJuan Quintela * QEMU IDE Emulation: PCI PIIX3/4 support. 3*4c3df0ecSJuan Quintela * 4*4c3df0ecSJuan Quintela * Copyright (c) 2003 Fabrice Bellard 5*4c3df0ecSJuan Quintela * Copyright (c) 2006 Openedhand Ltd. 6*4c3df0ecSJuan Quintela * 7*4c3df0ecSJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 8*4c3df0ecSJuan Quintela * of this software and associated documentation files (the "Software"), to deal 9*4c3df0ecSJuan Quintela * in the Software without restriction, including without limitation the rights 10*4c3df0ecSJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11*4c3df0ecSJuan Quintela * copies of the Software, and to permit persons to whom the Software is 12*4c3df0ecSJuan Quintela * furnished to do so, subject to the following conditions: 13*4c3df0ecSJuan Quintela * 14*4c3df0ecSJuan Quintela * The above copyright notice and this permission notice shall be included in 15*4c3df0ecSJuan Quintela * all copies or substantial portions of the Software. 16*4c3df0ecSJuan Quintela * 17*4c3df0ecSJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18*4c3df0ecSJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19*4c3df0ecSJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20*4c3df0ecSJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21*4c3df0ecSJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22*4c3df0ecSJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 23*4c3df0ecSJuan Quintela * THE SOFTWARE. 24*4c3df0ecSJuan Quintela */ 25*4c3df0ecSJuan Quintela #include <hw/hw.h> 26*4c3df0ecSJuan Quintela #include <hw/pc.h> 27*4c3df0ecSJuan Quintela #include <hw/pci.h> 28*4c3df0ecSJuan Quintela #include <hw/isa.h> 29*4c3df0ecSJuan Quintela #include "block.h" 30*4c3df0ecSJuan Quintela #include "block_int.h" 31*4c3df0ecSJuan Quintela #include "sysemu.h" 32*4c3df0ecSJuan Quintela #include "dma.h" 33*4c3df0ecSJuan Quintela 34*4c3df0ecSJuan Quintela #include <hw/ide/pci.h> 35*4c3df0ecSJuan Quintela 36*4c3df0ecSJuan Quintela static uint32_t bmdma_readb(void *opaque, uint32_t addr) 37*4c3df0ecSJuan Quintela { 38*4c3df0ecSJuan Quintela BMDMAState *bm = opaque; 39*4c3df0ecSJuan Quintela uint32_t val; 40*4c3df0ecSJuan Quintela 41*4c3df0ecSJuan Quintela switch(addr & 3) { 42*4c3df0ecSJuan Quintela case 0: 43*4c3df0ecSJuan Quintela val = bm->cmd; 44*4c3df0ecSJuan Quintela break; 45*4c3df0ecSJuan Quintela case 2: 46*4c3df0ecSJuan Quintela val = bm->status; 47*4c3df0ecSJuan Quintela break; 48*4c3df0ecSJuan Quintela default: 49*4c3df0ecSJuan Quintela val = 0xff; 50*4c3df0ecSJuan Quintela break; 51*4c3df0ecSJuan Quintela } 52*4c3df0ecSJuan Quintela #ifdef DEBUG_IDE 53*4c3df0ecSJuan Quintela printf("bmdma: readb 0x%02x : 0x%02x\n", addr, val); 54*4c3df0ecSJuan Quintela #endif 55*4c3df0ecSJuan Quintela return val; 56*4c3df0ecSJuan Quintela } 57*4c3df0ecSJuan Quintela 58*4c3df0ecSJuan Quintela static void bmdma_writeb(void *opaque, uint32_t addr, uint32_t val) 59*4c3df0ecSJuan Quintela { 60*4c3df0ecSJuan Quintela BMDMAState *bm = opaque; 61*4c3df0ecSJuan Quintela #ifdef DEBUG_IDE 62*4c3df0ecSJuan Quintela printf("bmdma: writeb 0x%02x : 0x%02x\n", addr, val); 63*4c3df0ecSJuan Quintela #endif 64*4c3df0ecSJuan Quintela switch(addr & 3) { 65*4c3df0ecSJuan Quintela case 2: 66*4c3df0ecSJuan Quintela bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 67*4c3df0ecSJuan Quintela break; 68*4c3df0ecSJuan Quintela } 69*4c3df0ecSJuan Quintela } 70*4c3df0ecSJuan Quintela 71*4c3df0ecSJuan Quintela static void bmdma_map(PCIDevice *pci_dev, int region_num, 72*4c3df0ecSJuan Quintela uint32_t addr, uint32_t size, int type) 73*4c3df0ecSJuan Quintela { 74*4c3df0ecSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, pci_dev); 75*4c3df0ecSJuan Quintela int i; 76*4c3df0ecSJuan Quintela 77*4c3df0ecSJuan Quintela for(i = 0;i < 2; i++) { 78*4c3df0ecSJuan Quintela BMDMAState *bm = &d->bmdma[i]; 79*4c3df0ecSJuan Quintela d->bus[i].bmdma = bm; 80*4c3df0ecSJuan Quintela bm->pci_dev = DO_UPCAST(PCIIDEState, dev, pci_dev); 81*4c3df0ecSJuan Quintela bm->bus = d->bus+i; 82*4c3df0ecSJuan Quintela qemu_add_vm_change_state_handler(ide_dma_restart_cb, bm); 83*4c3df0ecSJuan Quintela 84*4c3df0ecSJuan Quintela register_ioport_write(addr, 1, 1, bmdma_cmd_writeb, bm); 85*4c3df0ecSJuan Quintela 86*4c3df0ecSJuan Quintela register_ioport_write(addr + 1, 3, 1, bmdma_writeb, bm); 87*4c3df0ecSJuan Quintela register_ioport_read(addr, 4, 1, bmdma_readb, bm); 88*4c3df0ecSJuan Quintela 89*4c3df0ecSJuan Quintela register_ioport_write(addr + 4, 4, 1, bmdma_addr_writeb, bm); 90*4c3df0ecSJuan Quintela register_ioport_read(addr + 4, 4, 1, bmdma_addr_readb, bm); 91*4c3df0ecSJuan Quintela register_ioport_write(addr + 4, 4, 2, bmdma_addr_writew, bm); 92*4c3df0ecSJuan Quintela register_ioport_read(addr + 4, 4, 2, bmdma_addr_readw, bm); 93*4c3df0ecSJuan Quintela register_ioport_write(addr + 4, 4, 4, bmdma_addr_writel, bm); 94*4c3df0ecSJuan Quintela register_ioport_read(addr + 4, 4, 4, bmdma_addr_readl, bm); 95*4c3df0ecSJuan Quintela addr += 8; 96*4c3df0ecSJuan Quintela } 97*4c3df0ecSJuan Quintela } 98*4c3df0ecSJuan Quintela 99*4c3df0ecSJuan Quintela static void piix3_reset(void *opaque) 100*4c3df0ecSJuan Quintela { 101*4c3df0ecSJuan Quintela PCIIDEState *d = opaque; 102*4c3df0ecSJuan Quintela uint8_t *pci_conf = d->dev.config; 103*4c3df0ecSJuan Quintela int i; 104*4c3df0ecSJuan Quintela 105*4c3df0ecSJuan Quintela for (i = 0; i < 2; i++) 106*4c3df0ecSJuan Quintela ide_dma_cancel(&d->bmdma[i]); 107*4c3df0ecSJuan Quintela 108*4c3df0ecSJuan Quintela pci_conf[0x04] = 0x00; 109*4c3df0ecSJuan Quintela pci_conf[0x05] = 0x00; 110*4c3df0ecSJuan Quintela pci_conf[0x06] = 0x80; /* FBC */ 111*4c3df0ecSJuan Quintela pci_conf[0x07] = 0x02; // PCI_status_devsel_medium 112*4c3df0ecSJuan Quintela pci_conf[0x20] = 0x01; /* BMIBA: 20-23h */ 113*4c3df0ecSJuan Quintela } 114*4c3df0ecSJuan Quintela 115*4c3df0ecSJuan Quintela static int pci_piix_ide_initfn(PCIIDEState *d) 116*4c3df0ecSJuan Quintela { 117*4c3df0ecSJuan Quintela uint8_t *pci_conf = d->dev.config; 118*4c3df0ecSJuan Quintela 119*4c3df0ecSJuan Quintela pci_conf[0x09] = 0x80; // legacy ATA mode 120*4c3df0ecSJuan Quintela pci_config_set_class(pci_conf, PCI_CLASS_STORAGE_IDE); 121*4c3df0ecSJuan Quintela pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type 122*4c3df0ecSJuan Quintela 123*4c3df0ecSJuan Quintela qemu_register_reset(piix3_reset, d); 124*4c3df0ecSJuan Quintela piix3_reset(d); 125*4c3df0ecSJuan Quintela 126*4c3df0ecSJuan Quintela pci_register_bar(&d->dev, 4, 0x10, PCI_ADDRESS_SPACE_IO, bmdma_map); 127*4c3df0ecSJuan Quintela 128*4c3df0ecSJuan Quintela register_savevm("ide", 0, 3, pci_ide_save, pci_ide_load, d); 129*4c3df0ecSJuan Quintela 130*4c3df0ecSJuan Quintela ide_bus_new(&d->bus[0], &d->dev.qdev); 131*4c3df0ecSJuan Quintela ide_bus_new(&d->bus[1], &d->dev.qdev); 132*4c3df0ecSJuan Quintela ide_init_ioport(&d->bus[0], 0x1f0, 0x3f6); 133*4c3df0ecSJuan Quintela ide_init_ioport(&d->bus[1], 0x170, 0x376); 134*4c3df0ecSJuan Quintela 135*4c3df0ecSJuan Quintela ide_init2(&d->bus[0], NULL, NULL, isa_reserve_irq(14)); 136*4c3df0ecSJuan Quintela ide_init2(&d->bus[1], NULL, NULL, isa_reserve_irq(15)); 137*4c3df0ecSJuan Quintela return 0; 138*4c3df0ecSJuan Quintela } 139*4c3df0ecSJuan Quintela 140*4c3df0ecSJuan Quintela static int pci_piix3_ide_initfn(PCIDevice *dev) 141*4c3df0ecSJuan Quintela { 142*4c3df0ecSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 143*4c3df0ecSJuan Quintela 144*4c3df0ecSJuan Quintela d->type = IDE_TYPE_PIIX3; 145*4c3df0ecSJuan Quintela pci_config_set_vendor_id(d->dev.config, PCI_VENDOR_ID_INTEL); 146*4c3df0ecSJuan Quintela pci_config_set_device_id(d->dev.config, PCI_DEVICE_ID_INTEL_82371SB_1); 147*4c3df0ecSJuan Quintela return pci_piix_ide_initfn(d); 148*4c3df0ecSJuan Quintela } 149*4c3df0ecSJuan Quintela 150*4c3df0ecSJuan Quintela static int pci_piix4_ide_initfn(PCIDevice *dev) 151*4c3df0ecSJuan Quintela { 152*4c3df0ecSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 153*4c3df0ecSJuan Quintela 154*4c3df0ecSJuan Quintela d->type = IDE_TYPE_PIIX4; 155*4c3df0ecSJuan Quintela pci_config_set_vendor_id(d->dev.config, PCI_VENDOR_ID_INTEL); 156*4c3df0ecSJuan Quintela pci_config_set_device_id(d->dev.config, PCI_DEVICE_ID_INTEL_82371AB); 157*4c3df0ecSJuan Quintela return pci_piix_ide_initfn(d); 158*4c3df0ecSJuan Quintela } 159*4c3df0ecSJuan Quintela 160*4c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */ 161*4c3df0ecSJuan Quintela /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */ 162*4c3df0ecSJuan Quintela void pci_piix3_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 163*4c3df0ecSJuan Quintela { 164*4c3df0ecSJuan Quintela PCIDevice *dev; 165*4c3df0ecSJuan Quintela 166*4c3df0ecSJuan Quintela dev = pci_create_simple(bus, devfn, "PIIX3 IDE"); 167*4c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 168*4c3df0ecSJuan Quintela } 169*4c3df0ecSJuan Quintela 170*4c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */ 171*4c3df0ecSJuan Quintela /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */ 172*4c3df0ecSJuan Quintela void pci_piix4_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 173*4c3df0ecSJuan Quintela { 174*4c3df0ecSJuan Quintela PCIDevice *dev; 175*4c3df0ecSJuan Quintela 176*4c3df0ecSJuan Quintela dev = pci_create_simple(bus, devfn, "PIIX4 IDE"); 177*4c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 178*4c3df0ecSJuan Quintela } 179*4c3df0ecSJuan Quintela 180*4c3df0ecSJuan Quintela static PCIDeviceInfo piix_ide_info[] = { 181*4c3df0ecSJuan Quintela { 182*4c3df0ecSJuan Quintela .qdev.name = "PIIX3 IDE", 183*4c3df0ecSJuan Quintela .qdev.size = sizeof(PCIIDEState), 184*4c3df0ecSJuan Quintela .init = pci_piix3_ide_initfn, 185*4c3df0ecSJuan Quintela },{ 186*4c3df0ecSJuan Quintela .qdev.name = "PIIX4 IDE", 187*4c3df0ecSJuan Quintela .qdev.size = sizeof(PCIIDEState), 188*4c3df0ecSJuan Quintela .init = pci_piix4_ide_initfn, 189*4c3df0ecSJuan Quintela },{ 190*4c3df0ecSJuan Quintela /* end of list */ 191*4c3df0ecSJuan Quintela } 192*4c3df0ecSJuan Quintela }; 193*4c3df0ecSJuan Quintela 194*4c3df0ecSJuan Quintela static void piix_ide_register(void) 195*4c3df0ecSJuan Quintela { 196*4c3df0ecSJuan Quintela pci_qdev_register_many(piix_ide_info); 197*4c3df0ecSJuan Quintela } 198*4c3df0ecSJuan Quintela device_init(piix_ide_register); 199