14c3df0ecSJuan Quintela /* 24c3df0ecSJuan Quintela * QEMU IDE Emulation: PCI PIIX3/4 support. 34c3df0ecSJuan Quintela * 44c3df0ecSJuan Quintela * Copyright (c) 2003 Fabrice Bellard 54c3df0ecSJuan Quintela * Copyright (c) 2006 Openedhand Ltd. 64c3df0ecSJuan Quintela * 74c3df0ecSJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 84c3df0ecSJuan Quintela * of this software and associated documentation files (the "Software"), to deal 94c3df0ecSJuan Quintela * in the Software without restriction, including without limitation the rights 104c3df0ecSJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 114c3df0ecSJuan Quintela * copies of the Software, and to permit persons to whom the Software is 124c3df0ecSJuan Quintela * furnished to do so, subject to the following conditions: 134c3df0ecSJuan Quintela * 144c3df0ecSJuan Quintela * The above copyright notice and this permission notice shall be included in 154c3df0ecSJuan Quintela * all copies or substantial portions of the Software. 164c3df0ecSJuan Quintela * 174c3df0ecSJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 184c3df0ecSJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 194c3df0ecSJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 204c3df0ecSJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 214c3df0ecSJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 224c3df0ecSJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 234c3df0ecSJuan Quintela * THE SOFTWARE. 244c3df0ecSJuan Quintela */ 254c3df0ecSJuan Quintela #include <hw/hw.h> 264c3df0ecSJuan Quintela #include <hw/pc.h> 274c3df0ecSJuan Quintela #include <hw/pci.h> 284c3df0ecSJuan Quintela #include <hw/isa.h> 294c3df0ecSJuan Quintela #include "block.h" 304c3df0ecSJuan Quintela #include "sysemu.h" 314c3df0ecSJuan Quintela #include "dma.h" 324c3df0ecSJuan Quintela 334c3df0ecSJuan Quintela #include <hw/ide/pci.h> 344c3df0ecSJuan Quintela 35a9deb8c6SAvi Kivity static uint64_t bmdma_read(void *opaque, target_phys_addr_t addr, unsigned size) 364c3df0ecSJuan Quintela { 374c3df0ecSJuan Quintela BMDMAState *bm = opaque; 384c3df0ecSJuan Quintela uint32_t val; 394c3df0ecSJuan Quintela 40a9deb8c6SAvi Kivity if (size != 1) { 41a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 42a9deb8c6SAvi Kivity } 43a9deb8c6SAvi Kivity 444c3df0ecSJuan Quintela switch(addr & 3) { 454c3df0ecSJuan Quintela case 0: 464c3df0ecSJuan Quintela val = bm->cmd; 474c3df0ecSJuan Quintela break; 484c3df0ecSJuan Quintela case 2: 494c3df0ecSJuan Quintela val = bm->status; 504c3df0ecSJuan Quintela break; 514c3df0ecSJuan Quintela default: 524c3df0ecSJuan Quintela val = 0xff; 534c3df0ecSJuan Quintela break; 544c3df0ecSJuan Quintela } 554c3df0ecSJuan Quintela #ifdef DEBUG_IDE 564c3df0ecSJuan Quintela printf("bmdma: readb 0x%02x : 0x%02x\n", addr, val); 574c3df0ecSJuan Quintela #endif 584c3df0ecSJuan Quintela return val; 594c3df0ecSJuan Quintela } 604c3df0ecSJuan Quintela 61a9deb8c6SAvi Kivity static void bmdma_write(void *opaque, target_phys_addr_t addr, 62a9deb8c6SAvi Kivity uint64_t val, unsigned size) 634c3df0ecSJuan Quintela { 644c3df0ecSJuan Quintela BMDMAState *bm = opaque; 65a9deb8c6SAvi Kivity 66a9deb8c6SAvi Kivity if (size != 1) { 67a9deb8c6SAvi Kivity return; 68a9deb8c6SAvi Kivity } 69a9deb8c6SAvi Kivity 704c3df0ecSJuan Quintela #ifdef DEBUG_IDE 714c3df0ecSJuan Quintela printf("bmdma: writeb 0x%02x : 0x%02x\n", addr, val); 724c3df0ecSJuan Quintela #endif 734c3df0ecSJuan Quintela switch(addr & 3) { 74a9deb8c6SAvi Kivity case 0: 75a9deb8c6SAvi Kivity return bmdma_cmd_writeb(bm, val); 764c3df0ecSJuan Quintela case 2: 774c3df0ecSJuan Quintela bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 784c3df0ecSJuan Quintela break; 794c3df0ecSJuan Quintela } 804c3df0ecSJuan Quintela } 814c3df0ecSJuan Quintela 82a9deb8c6SAvi Kivity static MemoryRegionOps piix_bmdma_ops = { 83a9deb8c6SAvi Kivity .read = bmdma_read, 84a9deb8c6SAvi Kivity .write = bmdma_write, 85a9deb8c6SAvi Kivity }; 86a9deb8c6SAvi Kivity 87a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d) 884c3df0ecSJuan Quintela { 894c3df0ecSJuan Quintela int i; 904c3df0ecSJuan Quintela 91a9deb8c6SAvi Kivity memory_region_init(&d->bmdma_bar, "piix-bmdma-container", 16); 924c3df0ecSJuan Quintela for(i = 0;i < 2; i++) { 934c3df0ecSJuan Quintela BMDMAState *bm = &d->bmdma[i]; 944c3df0ecSJuan Quintela 95a9deb8c6SAvi Kivity memory_region_init_io(&bm->extra_io, &piix_bmdma_ops, bm, 96a9deb8c6SAvi Kivity "piix-bmdma", 4); 97a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io); 98a9deb8c6SAvi Kivity memory_region_init_io(&bm->addr_ioport, &bmdma_addr_ioport_ops, bm, 99a9deb8c6SAvi Kivity "bmdma", 4); 100a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport); 1014c3df0ecSJuan Quintela } 1024c3df0ecSJuan Quintela } 1034c3df0ecSJuan Quintela 1044c3df0ecSJuan Quintela static void piix3_reset(void *opaque) 1054c3df0ecSJuan Quintela { 1064c3df0ecSJuan Quintela PCIIDEState *d = opaque; 1074c3df0ecSJuan Quintela uint8_t *pci_conf = d->dev.config; 1084c3df0ecSJuan Quintela int i; 1094c3df0ecSJuan Quintela 1104a643563SBlue Swirl for (i = 0; i < 2; i++) { 1114a643563SBlue Swirl ide_bus_reset(&d->bus[i]); 1124a643563SBlue Swirl } 1134c3df0ecSJuan Quintela 1141e68f8c4SMichael S. Tsirkin /* TODO: this is the default. do not override. */ 1151e68f8c4SMichael S. Tsirkin pci_conf[PCI_COMMAND] = 0x00; 1161e68f8c4SMichael S. Tsirkin /* TODO: this is the default. do not override. */ 1171e68f8c4SMichael S. Tsirkin pci_conf[PCI_COMMAND + 1] = 0x00; 1181e68f8c4SMichael S. Tsirkin /* TODO: use pci_set_word */ 1191e68f8c4SMichael S. Tsirkin pci_conf[PCI_STATUS] = PCI_STATUS_FAST_BACK; 1201e68f8c4SMichael S. Tsirkin pci_conf[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8; 1214c3df0ecSJuan Quintela pci_conf[0x20] = 0x01; /* BMIBA: 20-23h */ 1224c3df0ecSJuan Quintela } 1234c3df0ecSJuan Quintela 12461d9d6b0SStefan Hajnoczi static void pci_piix_init_ports(PCIIDEState *d) { 1254a91d3b3SRichard Henderson static const struct { 12661d9d6b0SStefan Hajnoczi int iobase; 12761d9d6b0SStefan Hajnoczi int iobase2; 12861d9d6b0SStefan Hajnoczi int isairq; 12961d9d6b0SStefan Hajnoczi } port_info[] = { 13061d9d6b0SStefan Hajnoczi {0x1f0, 0x3f6, 14}, 13161d9d6b0SStefan Hajnoczi {0x170, 0x376, 15}, 13261d9d6b0SStefan Hajnoczi }; 1334a91d3b3SRichard Henderson int i; 13461d9d6b0SStefan Hajnoczi 13561d9d6b0SStefan Hajnoczi for (i = 0; i < 2; i++) { 13661d9d6b0SStefan Hajnoczi ide_bus_new(&d->bus[i], &d->dev.qdev, i); 1374a91d3b3SRichard Henderson ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase, 1384a91d3b3SRichard Henderson port_info[i].iobase2); 13948a18b3cSHervé Poussineau ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq)); 14061d9d6b0SStefan Hajnoczi 141a9deb8c6SAvi Kivity bmdma_init(&d->bus[i], &d->bmdma[i], d); 14261d9d6b0SStefan Hajnoczi d->bmdma[i].bus = &d->bus[i]; 14361d9d6b0SStefan Hajnoczi qemu_add_vm_change_state_handler(d->bus[i].dma->ops->restart_cb, 14461d9d6b0SStefan Hajnoczi &d->bmdma[i].dma); 14561d9d6b0SStefan Hajnoczi } 14661d9d6b0SStefan Hajnoczi } 14761d9d6b0SStefan Hajnoczi 14825f8e2f5SIsaku Yamahata static int pci_piix_ide_initfn(PCIDevice *dev) 1494c3df0ecSJuan Quintela { 15025f8e2f5SIsaku Yamahata PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 1514c3df0ecSJuan Quintela uint8_t *pci_conf = d->dev.config; 1524c3df0ecSJuan Quintela 1531e68f8c4SMichael S. Tsirkin pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode 1544c3df0ecSJuan Quintela 1554c3df0ecSJuan Quintela qemu_register_reset(piix3_reset, d); 1564c3df0ecSJuan Quintela 157a9deb8c6SAvi Kivity bmdma_setup_bar(d); 158e824b2ccSAvi Kivity pci_register_bar(&d->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar); 1594c3df0ecSJuan Quintela 1600be71e32SAlex Williamson vmstate_register(&d->dev.qdev, 0, &vmstate_ide_pci, d); 1614c3df0ecSJuan Quintela 16261d9d6b0SStefan Hajnoczi pci_piix_init_ports(d); 1634c3df0ecSJuan Quintela 1644c3df0ecSJuan Quintela return 0; 1654c3df0ecSJuan Quintela } 1664c3df0ecSJuan Quintela 167679f4f8bSStefano Stabellini static int pci_piix3_xen_ide_unplug(DeviceState *dev) 168679f4f8bSStefano Stabellini { 169679f4f8bSStefano Stabellini PCIDevice *pci_dev; 170679f4f8bSStefano Stabellini PCIIDEState *pci_ide; 171679f4f8bSStefano Stabellini DriveInfo *di; 172679f4f8bSStefano Stabellini int i = 0; 173679f4f8bSStefano Stabellini 174679f4f8bSStefano Stabellini pci_dev = DO_UPCAST(PCIDevice, qdev, dev); 175679f4f8bSStefano Stabellini pci_ide = DO_UPCAST(PCIIDEState, dev, pci_dev); 176679f4f8bSStefano Stabellini 177679f4f8bSStefano Stabellini for (; i < 3; i++) { 178679f4f8bSStefano Stabellini di = drive_get_by_index(IF_IDE, i); 179f9e8fda4SMarkus Armbruster if (di != NULL && !di->media_cd) { 180fa879d62SMarkus Armbruster DeviceState *ds = bdrv_get_attached_dev(di->bdrv); 181679f4f8bSStefano Stabellini if (ds) { 182fa879d62SMarkus Armbruster bdrv_detach_dev(di->bdrv, ds); 183679f4f8bSStefano Stabellini } 184679f4f8bSStefano Stabellini bdrv_close(di->bdrv); 185679f4f8bSStefano Stabellini pci_ide->bus[di->bus].ifs[di->unit].bs = NULL; 186679f4f8bSStefano Stabellini drive_put_ref(di); 187679f4f8bSStefano Stabellini } 188679f4f8bSStefano Stabellini } 189679f4f8bSStefano Stabellini qdev_reset_all(&(pci_ide->dev.qdev)); 190679f4f8bSStefano Stabellini return 0; 191679f4f8bSStefano Stabellini } 192679f4f8bSStefano Stabellini 193679f4f8bSStefano Stabellini PCIDevice *pci_piix3_xen_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 194679f4f8bSStefano Stabellini { 195679f4f8bSStefano Stabellini PCIDevice *dev; 196679f4f8bSStefano Stabellini 197679f4f8bSStefano Stabellini dev = pci_create_simple(bus, devfn, "piix3-ide-xen"); 198679f4f8bSStefano Stabellini pci_ide_create_devs(dev, hd_table); 199679f4f8bSStefano Stabellini return dev; 200679f4f8bSStefano Stabellini } 201679f4f8bSStefano Stabellini 202a9deb8c6SAvi Kivity static int pci_piix_ide_exitfn(PCIDevice *dev) 203a9deb8c6SAvi Kivity { 204a9deb8c6SAvi Kivity PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 205a9deb8c6SAvi Kivity unsigned i; 206a9deb8c6SAvi Kivity 207a9deb8c6SAvi Kivity for (i = 0; i < 2; ++i) { 208a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io); 209a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma[i].extra_io); 210a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport); 211a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma[i].addr_ioport); 212a9deb8c6SAvi Kivity } 213a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma_bar); 214a9deb8c6SAvi Kivity 215a9deb8c6SAvi Kivity return 0; 216a9deb8c6SAvi Kivity } 217a9deb8c6SAvi Kivity 2184c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */ 2194c3df0ecSJuan Quintela /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */ 22057c88866SMarkus Armbruster PCIDevice *pci_piix3_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 2214c3df0ecSJuan Quintela { 2224c3df0ecSJuan Quintela PCIDevice *dev; 2234c3df0ecSJuan Quintela 224556cd098SMarkus Armbruster dev = pci_create_simple(bus, devfn, "piix3-ide"); 2254c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 22657c88866SMarkus Armbruster return dev; 2274c3df0ecSJuan Quintela } 2284c3df0ecSJuan Quintela 2294c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */ 2304c3df0ecSJuan Quintela /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */ 23157c88866SMarkus Armbruster PCIDevice *pci_piix4_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 2324c3df0ecSJuan Quintela { 2334c3df0ecSJuan Quintela PCIDevice *dev; 2344c3df0ecSJuan Quintela 235556cd098SMarkus Armbruster dev = pci_create_simple(bus, devfn, "piix4-ide"); 2364c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 23757c88866SMarkus Armbruster return dev; 2384c3df0ecSJuan Quintela } 2394c3df0ecSJuan Quintela 240*40021f08SAnthony Liguori static void piix3_ide_class_init(ObjectClass *klass, void *data) 241*40021f08SAnthony Liguori { 242*40021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 243*40021f08SAnthony Liguori 244*40021f08SAnthony Liguori k->no_hotplug = 1; 245*40021f08SAnthony Liguori k->init = pci_piix_ide_initfn; 246*40021f08SAnthony Liguori k->exit = pci_piix_ide_exitfn; 247*40021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL; 248*40021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1; 249*40021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 250*40021f08SAnthony Liguori } 251*40021f08SAnthony Liguori 252*40021f08SAnthony Liguori static DeviceInfo piix3_ide_info = { 253*40021f08SAnthony Liguori .name = "piix3-ide", 254*40021f08SAnthony Liguori .size = sizeof(PCIIDEState), 255*40021f08SAnthony Liguori .no_user = 1, 256*40021f08SAnthony Liguori .class_init = piix3_ide_class_init, 257e855761cSAnthony Liguori }; 258e855761cSAnthony Liguori 259*40021f08SAnthony Liguori static void piix3_ide_xen_class_init(ObjectClass *klass, void *data) 260*40021f08SAnthony Liguori { 261*40021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 262*40021f08SAnthony Liguori 263*40021f08SAnthony Liguori k->init = pci_piix_ide_initfn; 264*40021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL; 265*40021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1; 266*40021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 267*40021f08SAnthony Liguori } 268*40021f08SAnthony Liguori 269*40021f08SAnthony Liguori static DeviceInfo piix3_ide_xen_info = { 270*40021f08SAnthony Liguori .name = "piix3-ide-xen", 271*40021f08SAnthony Liguori .size = sizeof(PCIIDEState), 272*40021f08SAnthony Liguori .no_user = 1, 273*40021f08SAnthony Liguori .class_init = piix3_ide_xen_class_init, 274*40021f08SAnthony Liguori .unplug = pci_piix3_xen_ide_unplug, 275e855761cSAnthony Liguori }; 276e855761cSAnthony Liguori 277*40021f08SAnthony Liguori static void piix4_ide_class_init(ObjectClass *klass, void *data) 278*40021f08SAnthony Liguori { 279*40021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 280*40021f08SAnthony Liguori 281*40021f08SAnthony Liguori k->no_hotplug = 1; 282*40021f08SAnthony Liguori k->init = pci_piix_ide_initfn; 283*40021f08SAnthony Liguori k->exit = pci_piix_ide_exitfn; 284*40021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL; 285*40021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_INTEL_82371AB; 286*40021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 287*40021f08SAnthony Liguori } 288*40021f08SAnthony Liguori 289*40021f08SAnthony Liguori static DeviceInfo piix4_ide_info = { 290*40021f08SAnthony Liguori .name = "piix4-ide", 291*40021f08SAnthony Liguori .size = sizeof(PCIIDEState), 292*40021f08SAnthony Liguori .no_user = 1, 293*40021f08SAnthony Liguori .class_init = piix4_ide_class_init, 2944c3df0ecSJuan Quintela }; 2954c3df0ecSJuan Quintela 2964c3df0ecSJuan Quintela static void piix_ide_register(void) 2974c3df0ecSJuan Quintela { 298e855761cSAnthony Liguori pci_qdev_register(&piix3_ide_info); 299e855761cSAnthony Liguori pci_qdev_register(&piix3_ide_xen_info); 300e855761cSAnthony Liguori pci_qdev_register(&piix4_ide_info); 3014c3df0ecSJuan Quintela } 3024c3df0ecSJuan Quintela device_init(piix_ide_register); 303