xref: /qemu/hw/ide/piix.c (revision 3eee2611dd89b2713eab4e33a6195add1fa6af32)
14c3df0ecSJuan Quintela /*
24c3df0ecSJuan Quintela  * QEMU IDE Emulation: PCI PIIX3/4 support.
34c3df0ecSJuan Quintela  *
44c3df0ecSJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
54c3df0ecSJuan Quintela  * Copyright (c) 2006 Openedhand Ltd.
64c3df0ecSJuan Quintela  *
74c3df0ecSJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
84c3df0ecSJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
94c3df0ecSJuan Quintela  * in the Software without restriction, including without limitation the rights
104c3df0ecSJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
114c3df0ecSJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
124c3df0ecSJuan Quintela  * furnished to do so, subject to the following conditions:
134c3df0ecSJuan Quintela  *
144c3df0ecSJuan Quintela  * The above copyright notice and this permission notice shall be included in
154c3df0ecSJuan Quintela  * all copies or substantial portions of the Software.
164c3df0ecSJuan Quintela  *
174c3df0ecSJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
184c3df0ecSJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
194c3df0ecSJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
204c3df0ecSJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
214c3df0ecSJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
224c3df0ecSJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
234c3df0ecSJuan Quintela  * THE SOFTWARE.
244c3df0ecSJuan Quintela  */
25dfc65f1fSMarkus Armbruster 
2653239262SPeter Maydell #include "qemu/osdep.h"
27a9c94277SMarkus Armbruster #include "hw/hw.h"
28a9c94277SMarkus Armbruster #include "hw/i386/pc.h"
29a9c94277SMarkus Armbruster #include "hw/pci/pci.h"
30a9c94277SMarkus Armbruster #include "hw/isa/isa.h"
31b9fe8a7aSMarkus Armbruster #include "sysemu/block-backend.h"
329c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
339c17d615SPaolo Bonzini #include "sysemu/dma.h"
344c3df0ecSJuan Quintela 
35a9c94277SMarkus Armbruster #include "hw/ide/pci.h"
36*3eee2611SJohn Snow #include "trace.h"
374c3df0ecSJuan Quintela 
38a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, unsigned size)
394c3df0ecSJuan Quintela {
404c3df0ecSJuan Quintela     BMDMAState *bm = opaque;
414c3df0ecSJuan Quintela     uint32_t val;
424c3df0ecSJuan Quintela 
43a9deb8c6SAvi Kivity     if (size != 1) {
44a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
45a9deb8c6SAvi Kivity     }
46a9deb8c6SAvi Kivity 
474c3df0ecSJuan Quintela     switch(addr & 3) {
484c3df0ecSJuan Quintela     case 0:
494c3df0ecSJuan Quintela         val = bm->cmd;
504c3df0ecSJuan Quintela         break;
514c3df0ecSJuan Quintela     case 2:
524c3df0ecSJuan Quintela         val = bm->status;
534c3df0ecSJuan Quintela         break;
544c3df0ecSJuan Quintela     default:
554c3df0ecSJuan Quintela         val = 0xff;
564c3df0ecSJuan Quintela         break;
574c3df0ecSJuan Quintela     }
58*3eee2611SJohn Snow 
59*3eee2611SJohn Snow     trace_bmdma_read(addr, val);
604c3df0ecSJuan Quintela     return val;
614c3df0ecSJuan Quintela }
624c3df0ecSJuan Quintela 
63a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
64a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
654c3df0ecSJuan Quintela {
664c3df0ecSJuan Quintela     BMDMAState *bm = opaque;
67a9deb8c6SAvi Kivity 
68a9deb8c6SAvi Kivity     if (size != 1) {
69a9deb8c6SAvi Kivity         return;
70a9deb8c6SAvi Kivity     }
71a9deb8c6SAvi Kivity 
72*3eee2611SJohn Snow     trace_bmdma_write(addr, val);
73*3eee2611SJohn Snow 
744c3df0ecSJuan Quintela     switch(addr & 3) {
75a9deb8c6SAvi Kivity     case 0:
760ed8b6f6SBlue Swirl         bmdma_cmd_writeb(bm, val);
770ed8b6f6SBlue Swirl         break;
784c3df0ecSJuan Quintela     case 2:
794c3df0ecSJuan Quintela         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
804c3df0ecSJuan Quintela         break;
814c3df0ecSJuan Quintela     }
824c3df0ecSJuan Quintela }
834c3df0ecSJuan Quintela 
84a348f108SStefan Weil static const MemoryRegionOps piix_bmdma_ops = {
85a9deb8c6SAvi Kivity     .read = bmdma_read,
86a9deb8c6SAvi Kivity     .write = bmdma_write,
87a9deb8c6SAvi Kivity };
88a9deb8c6SAvi Kivity 
89a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
904c3df0ecSJuan Quintela {
914c3df0ecSJuan Quintela     int i;
924c3df0ecSJuan Quintela 
931437c94bSPaolo Bonzini     memory_region_init(&d->bmdma_bar, OBJECT(d), "piix-bmdma-container", 16);
944c3df0ecSJuan Quintela     for(i = 0;i < 2; i++) {
954c3df0ecSJuan Quintela         BMDMAState *bm = &d->bmdma[i];
964c3df0ecSJuan Quintela 
971437c94bSPaolo Bonzini         memory_region_init_io(&bm->extra_io, OBJECT(d), &piix_bmdma_ops, bm,
98a9deb8c6SAvi Kivity                               "piix-bmdma", 4);
99a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
1001437c94bSPaolo Bonzini         memory_region_init_io(&bm->addr_ioport, OBJECT(d),
1011437c94bSPaolo Bonzini                               &bmdma_addr_ioport_ops, bm, "bmdma", 4);
102a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
1034c3df0ecSJuan Quintela     }
1044c3df0ecSJuan Quintela }
1054c3df0ecSJuan Quintela 
1064c3df0ecSJuan Quintela static void piix3_reset(void *opaque)
1074c3df0ecSJuan Quintela {
1084c3df0ecSJuan Quintela     PCIIDEState *d = opaque;
109f6c11d56SAndreas Färber     PCIDevice *pd = PCI_DEVICE(d);
110f6c11d56SAndreas Färber     uint8_t *pci_conf = pd->config;
1114c3df0ecSJuan Quintela     int i;
1124c3df0ecSJuan Quintela 
1134a643563SBlue Swirl     for (i = 0; i < 2; i++) {
1144a643563SBlue Swirl         ide_bus_reset(&d->bus[i]);
1154a643563SBlue Swirl     }
1164c3df0ecSJuan Quintela 
1171e68f8c4SMichael S. Tsirkin     /* TODO: this is the default. do not override. */
1181e68f8c4SMichael S. Tsirkin     pci_conf[PCI_COMMAND] = 0x00;
1191e68f8c4SMichael S. Tsirkin     /* TODO: this is the default. do not override. */
1201e68f8c4SMichael S. Tsirkin     pci_conf[PCI_COMMAND + 1] = 0x00;
1211e68f8c4SMichael S. Tsirkin     /* TODO: use pci_set_word */
1221e68f8c4SMichael S. Tsirkin     pci_conf[PCI_STATUS] = PCI_STATUS_FAST_BACK;
1231e68f8c4SMichael S. Tsirkin     pci_conf[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8;
1244c3df0ecSJuan Quintela     pci_conf[0x20] = 0x01; /* BMIBA: 20-23h */
1254c3df0ecSJuan Quintela }
1264c3df0ecSJuan Quintela 
12761d9d6b0SStefan Hajnoczi static void pci_piix_init_ports(PCIIDEState *d) {
1284a91d3b3SRichard Henderson     static const struct {
12961d9d6b0SStefan Hajnoczi         int iobase;
13061d9d6b0SStefan Hajnoczi         int iobase2;
13161d9d6b0SStefan Hajnoczi         int isairq;
13261d9d6b0SStefan Hajnoczi     } port_info[] = {
13361d9d6b0SStefan Hajnoczi         {0x1f0, 0x3f6, 14},
13461d9d6b0SStefan Hajnoczi         {0x170, 0x376, 15},
13561d9d6b0SStefan Hajnoczi     };
1364a91d3b3SRichard Henderson     int i;
13761d9d6b0SStefan Hajnoczi 
13861d9d6b0SStefan Hajnoczi     for (i = 0; i < 2; i++) {
139c6baf942SAndreas Färber         ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2);
1404a91d3b3SRichard Henderson         ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase,
1414a91d3b3SRichard Henderson                         port_info[i].iobase2);
14248a18b3cSHervé Poussineau         ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq));
14361d9d6b0SStefan Hajnoczi 
144a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
14561d9d6b0SStefan Hajnoczi         d->bmdma[i].bus = &d->bus[i];
146f878c916SPaolo Bonzini         ide_register_restart_cb(&d->bus[i]);
14761d9d6b0SStefan Hajnoczi     }
14861d9d6b0SStefan Hajnoczi }
14961d9d6b0SStefan Hajnoczi 
1509af21dbeSMarkus Armbruster static void pci_piix_ide_realize(PCIDevice *dev, Error **errp)
1514c3df0ecSJuan Quintela {
152f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
153f6c11d56SAndreas Färber     uint8_t *pci_conf = dev->config;
1544c3df0ecSJuan Quintela 
1551e68f8c4SMichael S. Tsirkin     pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode
1564c3df0ecSJuan Quintela 
1574c3df0ecSJuan Quintela     qemu_register_reset(piix3_reset, d);
1584c3df0ecSJuan Quintela 
159a9deb8c6SAvi Kivity     bmdma_setup_bar(d);
160f6c11d56SAndreas Färber     pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
1614c3df0ecSJuan Quintela 
16202a9594bSPeter Crosthwaite     vmstate_register(DEVICE(dev), 0, &vmstate_ide_pci, d);
1634c3df0ecSJuan Quintela 
16461d9d6b0SStefan Hajnoczi     pci_piix_init_ports(d);
1654c3df0ecSJuan Quintela }
1664c3df0ecSJuan Quintela 
167ae4d2eb2SPaul Durrant int pci_piix3_xen_ide_unplug(DeviceState *dev, bool aux)
168679f4f8bSStefano Stabellini {
169679f4f8bSStefano Stabellini     PCIIDEState *pci_ide;
170679f4f8bSStefano Stabellini     DriveInfo *di;
171d4f9e806SJames Harper     int i;
1726cd38783SStefano Stabellini     IDEDevice *idedev;
173679f4f8bSStefano Stabellini 
174f6c11d56SAndreas Färber     pci_ide = PCI_IDE(dev);
175679f4f8bSStefano Stabellini 
176ae4d2eb2SPaul Durrant     for (i = aux ? 1 : 0; i < 4; i++) {
177679f4f8bSStefano Stabellini         di = drive_get_by_index(IF_IDE, i);
178f9e8fda4SMarkus Armbruster         if (di != NULL && !di->media_cd) {
179b9fe8a7aSMarkus Armbruster             BlockBackend *blk = blk_by_legacy_dinfo(di);
1804be74634SMarkus Armbruster             DeviceState *ds = blk_get_attached_dev(blk);
18149137bf6SJohn Snow 
18249137bf6SJohn Snow             blk_drain(blk);
18349137bf6SJohn Snow             blk_flush(blk);
18449137bf6SJohn Snow 
185679f4f8bSStefano Stabellini             if (ds) {
1864be74634SMarkus Armbruster                 blk_detach_dev(blk, ds);
187679f4f8bSStefano Stabellini             }
1884be74634SMarkus Armbruster             pci_ide->bus[di->bus].ifs[di->unit].blk = NULL;
1896cd38783SStefano Stabellini             if (!(i % 2)) {
1906cd38783SStefano Stabellini                 idedev = pci_ide->bus[di->bus].master;
1916cd38783SStefano Stabellini             } else {
1926cd38783SStefano Stabellini                 idedev = pci_ide->bus[di->bus].slave;
1936cd38783SStefano Stabellini             }
1946cd38783SStefano Stabellini             idedev->conf.blk = NULL;
195d1fc684fSAnthony PERARD             monitor_remove_blk(blk);
196b9fe8a7aSMarkus Armbruster             blk_unref(blk);
197679f4f8bSStefano Stabellini         }
198679f4f8bSStefano Stabellini     }
19902a9594bSPeter Crosthwaite     qdev_reset_all(DEVICE(dev));
200679f4f8bSStefano Stabellini     return 0;
201679f4f8bSStefano Stabellini }
202679f4f8bSStefano Stabellini 
203679f4f8bSStefano Stabellini PCIDevice *pci_piix3_xen_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
204679f4f8bSStefano Stabellini {
205679f4f8bSStefano Stabellini     PCIDevice *dev;
206679f4f8bSStefano Stabellini 
207679f4f8bSStefano Stabellini     dev = pci_create_simple(bus, devfn, "piix3-ide-xen");
208679f4f8bSStefano Stabellini     pci_ide_create_devs(dev, hd_table);
209679f4f8bSStefano Stabellini     return dev;
210679f4f8bSStefano Stabellini }
211679f4f8bSStefano Stabellini 
212f90c2bcdSAlex Williamson static void pci_piix_ide_exitfn(PCIDevice *dev)
213a9deb8c6SAvi Kivity {
214f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
215a9deb8c6SAvi Kivity     unsigned i;
216a9deb8c6SAvi Kivity 
217a9deb8c6SAvi Kivity     for (i = 0; i < 2; ++i) {
218a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
219a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
220a9deb8c6SAvi Kivity     }
221a9deb8c6SAvi Kivity }
222a9deb8c6SAvi Kivity 
2234c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */
2244c3df0ecSJuan Quintela /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */
22557c88866SMarkus Armbruster PCIDevice *pci_piix3_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
2264c3df0ecSJuan Quintela {
2274c3df0ecSJuan Quintela     PCIDevice *dev;
2284c3df0ecSJuan Quintela 
229556cd098SMarkus Armbruster     dev = pci_create_simple(bus, devfn, "piix3-ide");
2304c3df0ecSJuan Quintela     pci_ide_create_devs(dev, hd_table);
23157c88866SMarkus Armbruster     return dev;
2324c3df0ecSJuan Quintela }
2334c3df0ecSJuan Quintela 
2344c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */
2354c3df0ecSJuan Quintela /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */
23657c88866SMarkus Armbruster PCIDevice *pci_piix4_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
2374c3df0ecSJuan Quintela {
2384c3df0ecSJuan Quintela     PCIDevice *dev;
2394c3df0ecSJuan Quintela 
240556cd098SMarkus Armbruster     dev = pci_create_simple(bus, devfn, "piix4-ide");
2414c3df0ecSJuan Quintela     pci_ide_create_devs(dev, hd_table);
24257c88866SMarkus Armbruster     return dev;
2434c3df0ecSJuan Quintela }
2444c3df0ecSJuan Quintela 
24540021f08SAnthony Liguori static void piix3_ide_class_init(ObjectClass *klass, void *data)
24640021f08SAnthony Liguori {
24739bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
24840021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
24940021f08SAnthony Liguori 
2509af21dbeSMarkus Armbruster     k->realize = pci_piix_ide_realize;
25140021f08SAnthony Liguori     k->exit = pci_piix_ide_exitfn;
25240021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
25340021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1;
25440021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
255125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
2562897ae02SIgor Mammedov     dc->hotpluggable = false;
25740021f08SAnthony Liguori }
25840021f08SAnthony Liguori 
2598c43a6f0SAndreas Färber static const TypeInfo piix3_ide_info = {
26040021f08SAnthony Liguori     .name          = "piix3-ide",
261f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
26240021f08SAnthony Liguori     .class_init    = piix3_ide_class_init,
263e855761cSAnthony Liguori };
264e855761cSAnthony Liguori 
2658c43a6f0SAndreas Färber static const TypeInfo piix3_ide_xen_info = {
26640021f08SAnthony Liguori     .name          = "piix3-ide-xen",
267f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
2680f844582SMichael S. Tsirkin     .class_init    = piix3_ide_class_init,
269e855761cSAnthony Liguori };
270e855761cSAnthony Liguori 
27140021f08SAnthony Liguori static void piix4_ide_class_init(ObjectClass *klass, void *data)
27240021f08SAnthony Liguori {
27339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
27440021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
27540021f08SAnthony Liguori 
2769af21dbeSMarkus Armbruster     k->realize = pci_piix_ide_realize;
27740021f08SAnthony Liguori     k->exit = pci_piix_ide_exitfn;
27840021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
27940021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371AB;
28040021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
281125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
2822897ae02SIgor Mammedov     dc->hotpluggable = false;
28340021f08SAnthony Liguori }
28440021f08SAnthony Liguori 
2858c43a6f0SAndreas Färber static const TypeInfo piix4_ide_info = {
28640021f08SAnthony Liguori     .name          = "piix4-ide",
287f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
28840021f08SAnthony Liguori     .class_init    = piix4_ide_class_init,
2894c3df0ecSJuan Quintela };
2904c3df0ecSJuan Quintela 
29183f7d43aSAndreas Färber static void piix_ide_register_types(void)
2924c3df0ecSJuan Quintela {
29339bffca2SAnthony Liguori     type_register_static(&piix3_ide_info);
29439bffca2SAnthony Liguori     type_register_static(&piix3_ide_xen_info);
29539bffca2SAnthony Liguori     type_register_static(&piix4_ide_info);
2964c3df0ecSJuan Quintela }
29783f7d43aSAndreas Färber 
29883f7d43aSAndreas Färber type_init(piix_ide_register_types)
299