xref: /qemu/hw/ide/piix.c (revision 3cad405babb461e3c70782c51415f0b64bc7540d)
14c3df0ecSJuan Quintela /*
24c3df0ecSJuan Quintela  * QEMU IDE Emulation: PCI PIIX3/4 support.
34c3df0ecSJuan Quintela  *
44c3df0ecSJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
54c3df0ecSJuan Quintela  * Copyright (c) 2006 Openedhand Ltd.
64c3df0ecSJuan Quintela  *
74c3df0ecSJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
84c3df0ecSJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
94c3df0ecSJuan Quintela  * in the Software without restriction, including without limitation the rights
104c3df0ecSJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
114c3df0ecSJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
124c3df0ecSJuan Quintela  * furnished to do so, subject to the following conditions:
134c3df0ecSJuan Quintela  *
144c3df0ecSJuan Quintela  * The above copyright notice and this permission notice shall be included in
154c3df0ecSJuan Quintela  * all copies or substantial portions of the Software.
164c3df0ecSJuan Quintela  *
174c3df0ecSJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
184c3df0ecSJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
194c3df0ecSJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
204c3df0ecSJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
214c3df0ecSJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
224c3df0ecSJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
234c3df0ecSJuan Quintela  * THE SOFTWARE.
244c3df0ecSJuan Quintela  */
25dfc65f1fSMarkus Armbruster 
2653239262SPeter Maydell #include "qemu/osdep.h"
27a9c94277SMarkus Armbruster #include "hw/pci/pci.h"
28d6454270SMarkus Armbruster #include "migration/vmstate.h"
290b8fa32fSMarkus Armbruster #include "qemu/module.h"
30b9fe8a7aSMarkus Armbruster #include "sysemu/block-backend.h"
3178631611SPhilippe Mathieu-Daudé #include "sysemu/blockdev.h"
329c17d615SPaolo Bonzini #include "sysemu/dma.h"
334c3df0ecSJuan Quintela 
34a9c94277SMarkus Armbruster #include "hw/ide/pci.h"
353eee2611SJohn Snow #include "trace.h"
364c3df0ecSJuan Quintela 
37a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, unsigned size)
384c3df0ecSJuan Quintela {
394c3df0ecSJuan Quintela     BMDMAState *bm = opaque;
404c3df0ecSJuan Quintela     uint32_t val;
414c3df0ecSJuan Quintela 
42a9deb8c6SAvi Kivity     if (size != 1) {
43a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
44a9deb8c6SAvi Kivity     }
45a9deb8c6SAvi Kivity 
464c3df0ecSJuan Quintela     switch(addr & 3) {
474c3df0ecSJuan Quintela     case 0:
484c3df0ecSJuan Quintela         val = bm->cmd;
494c3df0ecSJuan Quintela         break;
504c3df0ecSJuan Quintela     case 2:
514c3df0ecSJuan Quintela         val = bm->status;
524c3df0ecSJuan Quintela         break;
534c3df0ecSJuan Quintela     default:
544c3df0ecSJuan Quintela         val = 0xff;
554c3df0ecSJuan Quintela         break;
564c3df0ecSJuan Quintela     }
573eee2611SJohn Snow 
583eee2611SJohn Snow     trace_bmdma_read(addr, val);
594c3df0ecSJuan Quintela     return val;
604c3df0ecSJuan Quintela }
614c3df0ecSJuan Quintela 
62a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
63a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
644c3df0ecSJuan Quintela {
654c3df0ecSJuan Quintela     BMDMAState *bm = opaque;
66a9deb8c6SAvi Kivity 
67a9deb8c6SAvi Kivity     if (size != 1) {
68a9deb8c6SAvi Kivity         return;
69a9deb8c6SAvi Kivity     }
70a9deb8c6SAvi Kivity 
713eee2611SJohn Snow     trace_bmdma_write(addr, val);
723eee2611SJohn Snow 
734c3df0ecSJuan Quintela     switch(addr & 3) {
74a9deb8c6SAvi Kivity     case 0:
750ed8b6f6SBlue Swirl         bmdma_cmd_writeb(bm, val);
760ed8b6f6SBlue Swirl         break;
774c3df0ecSJuan Quintela     case 2:
784c3df0ecSJuan Quintela         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
794c3df0ecSJuan Quintela         break;
804c3df0ecSJuan Quintela     }
814c3df0ecSJuan Quintela }
824c3df0ecSJuan Quintela 
83a348f108SStefan Weil static const MemoryRegionOps piix_bmdma_ops = {
84a9deb8c6SAvi Kivity     .read = bmdma_read,
85a9deb8c6SAvi Kivity     .write = bmdma_write,
86a9deb8c6SAvi Kivity };
87a9deb8c6SAvi Kivity 
88a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
894c3df0ecSJuan Quintela {
904c3df0ecSJuan Quintela     int i;
914c3df0ecSJuan Quintela 
921437c94bSPaolo Bonzini     memory_region_init(&d->bmdma_bar, OBJECT(d), "piix-bmdma-container", 16);
934c3df0ecSJuan Quintela     for(i = 0;i < 2; i++) {
944c3df0ecSJuan Quintela         BMDMAState *bm = &d->bmdma[i];
954c3df0ecSJuan Quintela 
961437c94bSPaolo Bonzini         memory_region_init_io(&bm->extra_io, OBJECT(d), &piix_bmdma_ops, bm,
97a9deb8c6SAvi Kivity                               "piix-bmdma", 4);
98a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
991437c94bSPaolo Bonzini         memory_region_init_io(&bm->addr_ioport, OBJECT(d),
1001437c94bSPaolo Bonzini                               &bmdma_addr_ioport_ops, bm, "bmdma", 4);
101a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
1024c3df0ecSJuan Quintela     }
1034c3df0ecSJuan Quintela }
1044c3df0ecSJuan Quintela 
105ee358e91SPhilippe Mathieu-Daudé static void piix_ide_reset(DeviceState *dev)
1064c3df0ecSJuan Quintela {
107ee358e91SPhilippe Mathieu-Daudé     PCIIDEState *d = PCI_IDE(dev);
108f6c11d56SAndreas Färber     PCIDevice *pd = PCI_DEVICE(d);
109f6c11d56SAndreas Färber     uint8_t *pci_conf = pd->config;
1104c3df0ecSJuan Quintela     int i;
1114c3df0ecSJuan Quintela 
1124a643563SBlue Swirl     for (i = 0; i < 2; i++) {
1134a643563SBlue Swirl         ide_bus_reset(&d->bus[i]);
1144a643563SBlue Swirl     }
1154c3df0ecSJuan Quintela 
1161e68f8c4SMichael S. Tsirkin     /* TODO: this is the default. do not override. */
1171e68f8c4SMichael S. Tsirkin     pci_conf[PCI_COMMAND] = 0x00;
1181e68f8c4SMichael S. Tsirkin     /* TODO: this is the default. do not override. */
1191e68f8c4SMichael S. Tsirkin     pci_conf[PCI_COMMAND + 1] = 0x00;
1201e68f8c4SMichael S. Tsirkin     /* TODO: use pci_set_word */
1211e68f8c4SMichael S. Tsirkin     pci_conf[PCI_STATUS] = PCI_STATUS_FAST_BACK;
1221e68f8c4SMichael S. Tsirkin     pci_conf[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8;
1234c3df0ecSJuan Quintela     pci_conf[0x20] = 0x01; /* BMIBA: 20-23h */
1244c3df0ecSJuan Quintela }
1254c3df0ecSJuan Quintela 
12661d9d6b0SStefan Hajnoczi static void pci_piix_init_ports(PCIIDEState *d) {
1274a91d3b3SRichard Henderson     static const struct {
12861d9d6b0SStefan Hajnoczi         int iobase;
12961d9d6b0SStefan Hajnoczi         int iobase2;
13061d9d6b0SStefan Hajnoczi         int isairq;
13161d9d6b0SStefan Hajnoczi     } port_info[] = {
13261d9d6b0SStefan Hajnoczi         {0x1f0, 0x3f6, 14},
13361d9d6b0SStefan Hajnoczi         {0x170, 0x376, 15},
13461d9d6b0SStefan Hajnoczi     };
1354a91d3b3SRichard Henderson     int i;
13661d9d6b0SStefan Hajnoczi 
13761d9d6b0SStefan Hajnoczi     for (i = 0; i < 2; i++) {
138c6baf942SAndreas Färber         ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2);
1394a91d3b3SRichard Henderson         ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase,
1404a91d3b3SRichard Henderson                         port_info[i].iobase2);
14148a18b3cSHervé Poussineau         ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq));
14261d9d6b0SStefan Hajnoczi 
143a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
14461d9d6b0SStefan Hajnoczi         d->bmdma[i].bus = &d->bus[i];
145f878c916SPaolo Bonzini         ide_register_restart_cb(&d->bus[i]);
14661d9d6b0SStefan Hajnoczi     }
14761d9d6b0SStefan Hajnoczi }
14861d9d6b0SStefan Hajnoczi 
1499af21dbeSMarkus Armbruster static void pci_piix_ide_realize(PCIDevice *dev, Error **errp)
1504c3df0ecSJuan Quintela {
151f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
152f6c11d56SAndreas Färber     uint8_t *pci_conf = dev->config;
1534c3df0ecSJuan Quintela 
1541e68f8c4SMichael S. Tsirkin     pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode
1554c3df0ecSJuan Quintela 
156a9deb8c6SAvi Kivity     bmdma_setup_bar(d);
157f6c11d56SAndreas Färber     pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
1584c3df0ecSJuan Quintela 
159*3cad405bSMarc-André Lureau     vmstate_register(VMSTATE_IF(dev), 0, &vmstate_ide_pci, d);
1604c3df0ecSJuan Quintela 
16161d9d6b0SStefan Hajnoczi     pci_piix_init_ports(d);
1624c3df0ecSJuan Quintela }
1634c3df0ecSJuan Quintela 
164ae4d2eb2SPaul Durrant int pci_piix3_xen_ide_unplug(DeviceState *dev, bool aux)
165679f4f8bSStefano Stabellini {
166679f4f8bSStefano Stabellini     PCIIDEState *pci_ide;
167679f4f8bSStefano Stabellini     DriveInfo *di;
168d4f9e806SJames Harper     int i;
1696cd38783SStefano Stabellini     IDEDevice *idedev;
170679f4f8bSStefano Stabellini 
171f6c11d56SAndreas Färber     pci_ide = PCI_IDE(dev);
172679f4f8bSStefano Stabellini 
173ae4d2eb2SPaul Durrant     for (i = aux ? 1 : 0; i < 4; i++) {
174679f4f8bSStefano Stabellini         di = drive_get_by_index(IF_IDE, i);
175f9e8fda4SMarkus Armbruster         if (di != NULL && !di->media_cd) {
176b9fe8a7aSMarkus Armbruster             BlockBackend *blk = blk_by_legacy_dinfo(di);
1774be74634SMarkus Armbruster             DeviceState *ds = blk_get_attached_dev(blk);
17849137bf6SJohn Snow 
17949137bf6SJohn Snow             blk_drain(blk);
18049137bf6SJohn Snow             blk_flush(blk);
18149137bf6SJohn Snow 
182679f4f8bSStefano Stabellini             if (ds) {
1834be74634SMarkus Armbruster                 blk_detach_dev(blk, ds);
184679f4f8bSStefano Stabellini             }
1854be74634SMarkus Armbruster             pci_ide->bus[di->bus].ifs[di->unit].blk = NULL;
1866cd38783SStefano Stabellini             if (!(i % 2)) {
1876cd38783SStefano Stabellini                 idedev = pci_ide->bus[di->bus].master;
1886cd38783SStefano Stabellini             } else {
1896cd38783SStefano Stabellini                 idedev = pci_ide->bus[di->bus].slave;
1906cd38783SStefano Stabellini             }
1916cd38783SStefano Stabellini             idedev->conf.blk = NULL;
192d1fc684fSAnthony PERARD             monitor_remove_blk(blk);
193b9fe8a7aSMarkus Armbruster             blk_unref(blk);
194679f4f8bSStefano Stabellini         }
195679f4f8bSStefano Stabellini     }
19602a9594bSPeter Crosthwaite     qdev_reset_all(DEVICE(dev));
197679f4f8bSStefano Stabellini     return 0;
198679f4f8bSStefano Stabellini }
199679f4f8bSStefano Stabellini 
200679f4f8bSStefano Stabellini PCIDevice *pci_piix3_xen_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
201679f4f8bSStefano Stabellini {
202679f4f8bSStefano Stabellini     PCIDevice *dev;
203679f4f8bSStefano Stabellini 
204679f4f8bSStefano Stabellini     dev = pci_create_simple(bus, devfn, "piix3-ide-xen");
205679f4f8bSStefano Stabellini     pci_ide_create_devs(dev, hd_table);
206679f4f8bSStefano Stabellini     return dev;
207679f4f8bSStefano Stabellini }
208679f4f8bSStefano Stabellini 
209f90c2bcdSAlex Williamson static void pci_piix_ide_exitfn(PCIDevice *dev)
210a9deb8c6SAvi Kivity {
211f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
212a9deb8c6SAvi Kivity     unsigned i;
213a9deb8c6SAvi Kivity 
214a9deb8c6SAvi Kivity     for (i = 0; i < 2; ++i) {
215a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
216a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
217a9deb8c6SAvi Kivity     }
218a9deb8c6SAvi Kivity }
219a9deb8c6SAvi Kivity 
2204c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */
2214c3df0ecSJuan Quintela /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */
22257c88866SMarkus Armbruster PCIDevice *pci_piix3_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
2234c3df0ecSJuan Quintela {
2244c3df0ecSJuan Quintela     PCIDevice *dev;
2254c3df0ecSJuan Quintela 
226556cd098SMarkus Armbruster     dev = pci_create_simple(bus, devfn, "piix3-ide");
2274c3df0ecSJuan Quintela     pci_ide_create_devs(dev, hd_table);
22857c88866SMarkus Armbruster     return dev;
2294c3df0ecSJuan Quintela }
2304c3df0ecSJuan Quintela 
2314c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */
2324c3df0ecSJuan Quintela /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */
23357c88866SMarkus Armbruster PCIDevice *pci_piix4_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
2344c3df0ecSJuan Quintela {
2354c3df0ecSJuan Quintela     PCIDevice *dev;
2364c3df0ecSJuan Quintela 
237556cd098SMarkus Armbruster     dev = pci_create_simple(bus, devfn, "piix4-ide");
2384c3df0ecSJuan Quintela     pci_ide_create_devs(dev, hd_table);
23957c88866SMarkus Armbruster     return dev;
2404c3df0ecSJuan Quintela }
2414c3df0ecSJuan Quintela 
24240021f08SAnthony Liguori static void piix3_ide_class_init(ObjectClass *klass, void *data)
24340021f08SAnthony Liguori {
24439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
24540021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
24640021f08SAnthony Liguori 
247ee358e91SPhilippe Mathieu-Daudé     dc->reset = piix_ide_reset;
2489af21dbeSMarkus Armbruster     k->realize = pci_piix_ide_realize;
24940021f08SAnthony Liguori     k->exit = pci_piix_ide_exitfn;
25040021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
25140021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1;
25240021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
253125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
2542897ae02SIgor Mammedov     dc->hotpluggable = false;
25540021f08SAnthony Liguori }
25640021f08SAnthony Liguori 
2578c43a6f0SAndreas Färber static const TypeInfo piix3_ide_info = {
25840021f08SAnthony Liguori     .name          = "piix3-ide",
259f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
26040021f08SAnthony Liguori     .class_init    = piix3_ide_class_init,
261e855761cSAnthony Liguori };
262e855761cSAnthony Liguori 
2638c43a6f0SAndreas Färber static const TypeInfo piix3_ide_xen_info = {
26440021f08SAnthony Liguori     .name          = "piix3-ide-xen",
265f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
2660f844582SMichael S. Tsirkin     .class_init    = piix3_ide_class_init,
267e855761cSAnthony Liguori };
268e855761cSAnthony Liguori 
26940021f08SAnthony Liguori static void piix4_ide_class_init(ObjectClass *klass, void *data)
27040021f08SAnthony Liguori {
27139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
27240021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
27340021f08SAnthony Liguori 
274ee358e91SPhilippe Mathieu-Daudé     dc->reset = piix_ide_reset;
2759af21dbeSMarkus Armbruster     k->realize = pci_piix_ide_realize;
27640021f08SAnthony Liguori     k->exit = pci_piix_ide_exitfn;
27740021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
27840021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371AB;
27940021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
280125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
2812897ae02SIgor Mammedov     dc->hotpluggable = false;
28240021f08SAnthony Liguori }
28340021f08SAnthony Liguori 
2848c43a6f0SAndreas Färber static const TypeInfo piix4_ide_info = {
28540021f08SAnthony Liguori     .name          = "piix4-ide",
286f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
28740021f08SAnthony Liguori     .class_init    = piix4_ide_class_init,
2884c3df0ecSJuan Quintela };
2894c3df0ecSJuan Quintela 
29083f7d43aSAndreas Färber static void piix_ide_register_types(void)
2914c3df0ecSJuan Quintela {
29239bffca2SAnthony Liguori     type_register_static(&piix3_ide_info);
29339bffca2SAnthony Liguori     type_register_static(&piix3_ide_xen_info);
29439bffca2SAnthony Liguori     type_register_static(&piix4_ide_info);
2954c3df0ecSJuan Quintela }
29683f7d43aSAndreas Färber 
29783f7d43aSAndreas Färber type_init(piix_ide_register_types)
298