14c3df0ecSJuan Quintela /* 24c3df0ecSJuan Quintela * QEMU IDE Emulation: PCI PIIX3/4 support. 34c3df0ecSJuan Quintela * 44c3df0ecSJuan Quintela * Copyright (c) 2003 Fabrice Bellard 54c3df0ecSJuan Quintela * Copyright (c) 2006 Openedhand Ltd. 64c3df0ecSJuan Quintela * 74c3df0ecSJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 84c3df0ecSJuan Quintela * of this software and associated documentation files (the "Software"), to deal 94c3df0ecSJuan Quintela * in the Software without restriction, including without limitation the rights 104c3df0ecSJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 114c3df0ecSJuan Quintela * copies of the Software, and to permit persons to whom the Software is 124c3df0ecSJuan Quintela * furnished to do so, subject to the following conditions: 134c3df0ecSJuan Quintela * 144c3df0ecSJuan Quintela * The above copyright notice and this permission notice shall be included in 154c3df0ecSJuan Quintela * all copies or substantial portions of the Software. 164c3df0ecSJuan Quintela * 174c3df0ecSJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 184c3df0ecSJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 194c3df0ecSJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 204c3df0ecSJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 214c3df0ecSJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 224c3df0ecSJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 234c3df0ecSJuan Quintela * THE SOFTWARE. 244c3df0ecSJuan Quintela */ 25dfc65f1fSMarkus Armbruster 264c3df0ecSJuan Quintela #include <hw/hw.h> 270d09e41aSPaolo Bonzini #include <hw/i386/pc.h> 28a2cb15b0SMichael S. Tsirkin #include <hw/pci/pci.h> 290d09e41aSPaolo Bonzini #include <hw/isa/isa.h> 309c17d615SPaolo Bonzini #include "sysemu/blockdev.h" 319c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 329c17d615SPaolo Bonzini #include "sysemu/dma.h" 334c3df0ecSJuan Quintela 344c3df0ecSJuan Quintela #include <hw/ide/pci.h> 354c3df0ecSJuan Quintela 36a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, unsigned size) 374c3df0ecSJuan Quintela { 384c3df0ecSJuan Quintela BMDMAState *bm = opaque; 394c3df0ecSJuan Quintela uint32_t val; 404c3df0ecSJuan Quintela 41a9deb8c6SAvi Kivity if (size != 1) { 42a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 43a9deb8c6SAvi Kivity } 44a9deb8c6SAvi Kivity 454c3df0ecSJuan Quintela switch(addr & 3) { 464c3df0ecSJuan Quintela case 0: 474c3df0ecSJuan Quintela val = bm->cmd; 484c3df0ecSJuan Quintela break; 494c3df0ecSJuan Quintela case 2: 504c3df0ecSJuan Quintela val = bm->status; 514c3df0ecSJuan Quintela break; 524c3df0ecSJuan Quintela default: 534c3df0ecSJuan Quintela val = 0xff; 544c3df0ecSJuan Quintela break; 554c3df0ecSJuan Quintela } 564c3df0ecSJuan Quintela #ifdef DEBUG_IDE 57cb67be85SHervé Poussineau printf("bmdma: readb 0x%02x : 0x%02x\n", (uint8_t)addr, val); 584c3df0ecSJuan Quintela #endif 594c3df0ecSJuan Quintela return val; 604c3df0ecSJuan Quintela } 614c3df0ecSJuan Quintela 62a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr, 63a9deb8c6SAvi Kivity uint64_t val, unsigned size) 644c3df0ecSJuan Quintela { 654c3df0ecSJuan Quintela BMDMAState *bm = opaque; 66a9deb8c6SAvi Kivity 67a9deb8c6SAvi Kivity if (size != 1) { 68a9deb8c6SAvi Kivity return; 69a9deb8c6SAvi Kivity } 70a9deb8c6SAvi Kivity 714c3df0ecSJuan Quintela #ifdef DEBUG_IDE 72cb67be85SHervé Poussineau printf("bmdma: writeb 0x%02x : 0x%02x\n", (uint8_t)addr, (uint8_t)val); 734c3df0ecSJuan Quintela #endif 744c3df0ecSJuan Quintela switch(addr & 3) { 75a9deb8c6SAvi Kivity case 0: 760ed8b6f6SBlue Swirl bmdma_cmd_writeb(bm, val); 770ed8b6f6SBlue Swirl break; 784c3df0ecSJuan Quintela case 2: 794c3df0ecSJuan Quintela bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 804c3df0ecSJuan Quintela break; 814c3df0ecSJuan Quintela } 824c3df0ecSJuan Quintela } 834c3df0ecSJuan Quintela 84a348f108SStefan Weil static const MemoryRegionOps piix_bmdma_ops = { 85a9deb8c6SAvi Kivity .read = bmdma_read, 86a9deb8c6SAvi Kivity .write = bmdma_write, 87a9deb8c6SAvi Kivity }; 88a9deb8c6SAvi Kivity 89a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d) 904c3df0ecSJuan Quintela { 914c3df0ecSJuan Quintela int i; 924c3df0ecSJuan Quintela 93*1437c94bSPaolo Bonzini memory_region_init(&d->bmdma_bar, OBJECT(d), "piix-bmdma-container", 16); 944c3df0ecSJuan Quintela for(i = 0;i < 2; i++) { 954c3df0ecSJuan Quintela BMDMAState *bm = &d->bmdma[i]; 964c3df0ecSJuan Quintela 97*1437c94bSPaolo Bonzini memory_region_init_io(&bm->extra_io, OBJECT(d), &piix_bmdma_ops, bm, 98a9deb8c6SAvi Kivity "piix-bmdma", 4); 99a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io); 100*1437c94bSPaolo Bonzini memory_region_init_io(&bm->addr_ioport, OBJECT(d), 101*1437c94bSPaolo Bonzini &bmdma_addr_ioport_ops, bm, "bmdma", 4); 102a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport); 1034c3df0ecSJuan Quintela } 1044c3df0ecSJuan Quintela } 1054c3df0ecSJuan Quintela 1064c3df0ecSJuan Quintela static void piix3_reset(void *opaque) 1074c3df0ecSJuan Quintela { 1084c3df0ecSJuan Quintela PCIIDEState *d = opaque; 1094c3df0ecSJuan Quintela uint8_t *pci_conf = d->dev.config; 1104c3df0ecSJuan Quintela int i; 1114c3df0ecSJuan Quintela 1124a643563SBlue Swirl for (i = 0; i < 2; i++) { 1134a643563SBlue Swirl ide_bus_reset(&d->bus[i]); 1144a643563SBlue Swirl } 1154c3df0ecSJuan Quintela 1161e68f8c4SMichael S. Tsirkin /* TODO: this is the default. do not override. */ 1171e68f8c4SMichael S. Tsirkin pci_conf[PCI_COMMAND] = 0x00; 1181e68f8c4SMichael S. Tsirkin /* TODO: this is the default. do not override. */ 1191e68f8c4SMichael S. Tsirkin pci_conf[PCI_COMMAND + 1] = 0x00; 1201e68f8c4SMichael S. Tsirkin /* TODO: use pci_set_word */ 1211e68f8c4SMichael S. Tsirkin pci_conf[PCI_STATUS] = PCI_STATUS_FAST_BACK; 1221e68f8c4SMichael S. Tsirkin pci_conf[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8; 1234c3df0ecSJuan Quintela pci_conf[0x20] = 0x01; /* BMIBA: 20-23h */ 1244c3df0ecSJuan Quintela } 1254c3df0ecSJuan Quintela 12661d9d6b0SStefan Hajnoczi static void pci_piix_init_ports(PCIIDEState *d) { 1274a91d3b3SRichard Henderson static const struct { 12861d9d6b0SStefan Hajnoczi int iobase; 12961d9d6b0SStefan Hajnoczi int iobase2; 13061d9d6b0SStefan Hajnoczi int isairq; 13161d9d6b0SStefan Hajnoczi } port_info[] = { 13261d9d6b0SStefan Hajnoczi {0x1f0, 0x3f6, 14}, 13361d9d6b0SStefan Hajnoczi {0x170, 0x376, 15}, 13461d9d6b0SStefan Hajnoczi }; 1354a91d3b3SRichard Henderson int i; 13661d9d6b0SStefan Hajnoczi 13761d9d6b0SStefan Hajnoczi for (i = 0; i < 2; i++) { 1380ee20e66SKevin Wolf ide_bus_new(&d->bus[i], &d->dev.qdev, i, 2); 1394a91d3b3SRichard Henderson ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase, 1404a91d3b3SRichard Henderson port_info[i].iobase2); 14148a18b3cSHervé Poussineau ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq)); 14261d9d6b0SStefan Hajnoczi 143a9deb8c6SAvi Kivity bmdma_init(&d->bus[i], &d->bmdma[i], d); 14461d9d6b0SStefan Hajnoczi d->bmdma[i].bus = &d->bus[i]; 14561d9d6b0SStefan Hajnoczi qemu_add_vm_change_state_handler(d->bus[i].dma->ops->restart_cb, 14661d9d6b0SStefan Hajnoczi &d->bmdma[i].dma); 14761d9d6b0SStefan Hajnoczi } 14861d9d6b0SStefan Hajnoczi } 14961d9d6b0SStefan Hajnoczi 15025f8e2f5SIsaku Yamahata static int pci_piix_ide_initfn(PCIDevice *dev) 1514c3df0ecSJuan Quintela { 15225f8e2f5SIsaku Yamahata PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 1534c3df0ecSJuan Quintela uint8_t *pci_conf = d->dev.config; 1544c3df0ecSJuan Quintela 1551e68f8c4SMichael S. Tsirkin pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode 1564c3df0ecSJuan Quintela 1574c3df0ecSJuan Quintela qemu_register_reset(piix3_reset, d); 1584c3df0ecSJuan Quintela 159a9deb8c6SAvi Kivity bmdma_setup_bar(d); 160e824b2ccSAvi Kivity pci_register_bar(&d->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar); 1614c3df0ecSJuan Quintela 1620be71e32SAlex Williamson vmstate_register(&d->dev.qdev, 0, &vmstate_ide_pci, d); 1634c3df0ecSJuan Quintela 16461d9d6b0SStefan Hajnoczi pci_piix_init_ports(d); 1654c3df0ecSJuan Quintela 1664c3df0ecSJuan Quintela return 0; 1674c3df0ecSJuan Quintela } 1684c3df0ecSJuan Quintela 169679f4f8bSStefano Stabellini static int pci_piix3_xen_ide_unplug(DeviceState *dev) 170679f4f8bSStefano Stabellini { 171679f4f8bSStefano Stabellini PCIDevice *pci_dev; 172679f4f8bSStefano Stabellini PCIIDEState *pci_ide; 173679f4f8bSStefano Stabellini DriveInfo *di; 174679f4f8bSStefano Stabellini int i = 0; 175679f4f8bSStefano Stabellini 176679f4f8bSStefano Stabellini pci_dev = DO_UPCAST(PCIDevice, qdev, dev); 177679f4f8bSStefano Stabellini pci_ide = DO_UPCAST(PCIIDEState, dev, pci_dev); 178679f4f8bSStefano Stabellini 179679f4f8bSStefano Stabellini for (; i < 3; i++) { 180679f4f8bSStefano Stabellini di = drive_get_by_index(IF_IDE, i); 181f9e8fda4SMarkus Armbruster if (di != NULL && !di->media_cd) { 182fa879d62SMarkus Armbruster DeviceState *ds = bdrv_get_attached_dev(di->bdrv); 183679f4f8bSStefano Stabellini if (ds) { 184fa879d62SMarkus Armbruster bdrv_detach_dev(di->bdrv, ds); 185679f4f8bSStefano Stabellini } 186679f4f8bSStefano Stabellini bdrv_close(di->bdrv); 187679f4f8bSStefano Stabellini pci_ide->bus[di->bus].ifs[di->unit].bs = NULL; 188679f4f8bSStefano Stabellini drive_put_ref(di); 189679f4f8bSStefano Stabellini } 190679f4f8bSStefano Stabellini } 191679f4f8bSStefano Stabellini qdev_reset_all(&(pci_ide->dev.qdev)); 192679f4f8bSStefano Stabellini return 0; 193679f4f8bSStefano Stabellini } 194679f4f8bSStefano Stabellini 195679f4f8bSStefano Stabellini PCIDevice *pci_piix3_xen_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 196679f4f8bSStefano Stabellini { 197679f4f8bSStefano Stabellini PCIDevice *dev; 198679f4f8bSStefano Stabellini 199679f4f8bSStefano Stabellini dev = pci_create_simple(bus, devfn, "piix3-ide-xen"); 200679f4f8bSStefano Stabellini pci_ide_create_devs(dev, hd_table); 201679f4f8bSStefano Stabellini return dev; 202679f4f8bSStefano Stabellini } 203679f4f8bSStefano Stabellini 204f90c2bcdSAlex Williamson static void pci_piix_ide_exitfn(PCIDevice *dev) 205a9deb8c6SAvi Kivity { 206a9deb8c6SAvi Kivity PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 207a9deb8c6SAvi Kivity unsigned i; 208a9deb8c6SAvi Kivity 209a9deb8c6SAvi Kivity for (i = 0; i < 2; ++i) { 210a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io); 211a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma[i].extra_io); 212a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport); 213a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma[i].addr_ioport); 214a9deb8c6SAvi Kivity } 215a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma_bar); 216a9deb8c6SAvi Kivity } 217a9deb8c6SAvi Kivity 2184c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */ 2194c3df0ecSJuan Quintela /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */ 22057c88866SMarkus Armbruster PCIDevice *pci_piix3_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 2214c3df0ecSJuan Quintela { 2224c3df0ecSJuan Quintela PCIDevice *dev; 2234c3df0ecSJuan Quintela 224556cd098SMarkus Armbruster dev = pci_create_simple(bus, devfn, "piix3-ide"); 2254c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 22657c88866SMarkus Armbruster return dev; 2274c3df0ecSJuan Quintela } 2284c3df0ecSJuan Quintela 2294c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */ 2304c3df0ecSJuan Quintela /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */ 23157c88866SMarkus Armbruster PCIDevice *pci_piix4_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 2324c3df0ecSJuan Quintela { 2334c3df0ecSJuan Quintela PCIDevice *dev; 2344c3df0ecSJuan Quintela 235556cd098SMarkus Armbruster dev = pci_create_simple(bus, devfn, "piix4-ide"); 2364c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 23757c88866SMarkus Armbruster return dev; 2384c3df0ecSJuan Quintela } 2394c3df0ecSJuan Quintela 24040021f08SAnthony Liguori static void piix3_ide_class_init(ObjectClass *klass, void *data) 24140021f08SAnthony Liguori { 24239bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 24340021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 24440021f08SAnthony Liguori 24540021f08SAnthony Liguori k->no_hotplug = 1; 24640021f08SAnthony Liguori k->init = pci_piix_ide_initfn; 24740021f08SAnthony Liguori k->exit = pci_piix_ide_exitfn; 24840021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL; 24940021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1; 25040021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 25139bffca2SAnthony Liguori dc->no_user = 1; 25240021f08SAnthony Liguori } 25340021f08SAnthony Liguori 2548c43a6f0SAndreas Färber static const TypeInfo piix3_ide_info = { 25540021f08SAnthony Liguori .name = "piix3-ide", 25639bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 25739bffca2SAnthony Liguori .instance_size = sizeof(PCIIDEState), 25840021f08SAnthony Liguori .class_init = piix3_ide_class_init, 259e855761cSAnthony Liguori }; 260e855761cSAnthony Liguori 26140021f08SAnthony Liguori static void piix3_ide_xen_class_init(ObjectClass *klass, void *data) 26240021f08SAnthony Liguori { 26339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 26440021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 26540021f08SAnthony Liguori 26640021f08SAnthony Liguori k->init = pci_piix_ide_initfn; 26740021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL; 26840021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1; 26940021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 27039bffca2SAnthony Liguori dc->no_user = 1; 27139bffca2SAnthony Liguori dc->unplug = pci_piix3_xen_ide_unplug; 27240021f08SAnthony Liguori } 27340021f08SAnthony Liguori 2748c43a6f0SAndreas Färber static const TypeInfo piix3_ide_xen_info = { 27540021f08SAnthony Liguori .name = "piix3-ide-xen", 27639bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 27739bffca2SAnthony Liguori .instance_size = sizeof(PCIIDEState), 27840021f08SAnthony Liguori .class_init = piix3_ide_xen_class_init, 279e855761cSAnthony Liguori }; 280e855761cSAnthony Liguori 28140021f08SAnthony Liguori static void piix4_ide_class_init(ObjectClass *klass, void *data) 28240021f08SAnthony Liguori { 28339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 28440021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 28540021f08SAnthony Liguori 28640021f08SAnthony Liguori k->no_hotplug = 1; 28740021f08SAnthony Liguori k->init = pci_piix_ide_initfn; 28840021f08SAnthony Liguori k->exit = pci_piix_ide_exitfn; 28940021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL; 29040021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_INTEL_82371AB; 29140021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 29239bffca2SAnthony Liguori dc->no_user = 1; 29340021f08SAnthony Liguori } 29440021f08SAnthony Liguori 2958c43a6f0SAndreas Färber static const TypeInfo piix4_ide_info = { 29640021f08SAnthony Liguori .name = "piix4-ide", 29739bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 29839bffca2SAnthony Liguori .instance_size = sizeof(PCIIDEState), 29940021f08SAnthony Liguori .class_init = piix4_ide_class_init, 3004c3df0ecSJuan Quintela }; 3014c3df0ecSJuan Quintela 30283f7d43aSAndreas Färber static void piix_ide_register_types(void) 3034c3df0ecSJuan Quintela { 30439bffca2SAnthony Liguori type_register_static(&piix3_ide_info); 30539bffca2SAnthony Liguori type_register_static(&piix3_ide_xen_info); 30639bffca2SAnthony Liguori type_register_static(&piix4_ide_info); 3074c3df0ecSJuan Quintela } 30883f7d43aSAndreas Färber 30983f7d43aSAndreas Färber type_init(piix_ide_register_types) 310