xref: /qemu/hw/ide/piix.c (revision 0f8445820f11a69154309863960328dda3dc1ad4)
14c3df0ecSJuan Quintela /*
24c3df0ecSJuan Quintela  * QEMU IDE Emulation: PCI PIIX3/4 support.
34c3df0ecSJuan Quintela  *
44c3df0ecSJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
54c3df0ecSJuan Quintela  * Copyright (c) 2006 Openedhand Ltd.
64c3df0ecSJuan Quintela  *
74c3df0ecSJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
84c3df0ecSJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
94c3df0ecSJuan Quintela  * in the Software without restriction, including without limitation the rights
104c3df0ecSJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
114c3df0ecSJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
124c3df0ecSJuan Quintela  * furnished to do so, subject to the following conditions:
134c3df0ecSJuan Quintela  *
144c3df0ecSJuan Quintela  * The above copyright notice and this permission notice shall be included in
154c3df0ecSJuan Quintela  * all copies or substantial portions of the Software.
164c3df0ecSJuan Quintela  *
174c3df0ecSJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
184c3df0ecSJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
194c3df0ecSJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
204c3df0ecSJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
214c3df0ecSJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
224c3df0ecSJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
234c3df0ecSJuan Quintela  * THE SOFTWARE.
244c3df0ecSJuan Quintela  */
25dfc65f1fSMarkus Armbruster 
2653239262SPeter Maydell #include "qemu/osdep.h"
274c3df0ecSJuan Quintela #include <hw/hw.h>
280d09e41aSPaolo Bonzini #include <hw/i386/pc.h>
29a2cb15b0SMichael S. Tsirkin #include <hw/pci/pci.h>
300d09e41aSPaolo Bonzini #include <hw/isa/isa.h>
31b9fe8a7aSMarkus Armbruster #include "sysemu/block-backend.h"
329c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
339c17d615SPaolo Bonzini #include "sysemu/dma.h"
344c3df0ecSJuan Quintela 
354c3df0ecSJuan Quintela #include <hw/ide/pci.h>
364c3df0ecSJuan Quintela 
37a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, unsigned size)
384c3df0ecSJuan Quintela {
394c3df0ecSJuan Quintela     BMDMAState *bm = opaque;
404c3df0ecSJuan Quintela     uint32_t val;
414c3df0ecSJuan Quintela 
42a9deb8c6SAvi Kivity     if (size != 1) {
43a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
44a9deb8c6SAvi Kivity     }
45a9deb8c6SAvi Kivity 
464c3df0ecSJuan Quintela     switch(addr & 3) {
474c3df0ecSJuan Quintela     case 0:
484c3df0ecSJuan Quintela         val = bm->cmd;
494c3df0ecSJuan Quintela         break;
504c3df0ecSJuan Quintela     case 2:
514c3df0ecSJuan Quintela         val = bm->status;
524c3df0ecSJuan Quintela         break;
534c3df0ecSJuan Quintela     default:
544c3df0ecSJuan Quintela         val = 0xff;
554c3df0ecSJuan Quintela         break;
564c3df0ecSJuan Quintela     }
574c3df0ecSJuan Quintela #ifdef DEBUG_IDE
58cb67be85SHervé Poussineau     printf("bmdma: readb 0x%02x : 0x%02x\n", (uint8_t)addr, val);
594c3df0ecSJuan Quintela #endif
604c3df0ecSJuan Quintela     return val;
614c3df0ecSJuan Quintela }
624c3df0ecSJuan Quintela 
63a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
64a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
654c3df0ecSJuan Quintela {
664c3df0ecSJuan Quintela     BMDMAState *bm = opaque;
67a9deb8c6SAvi Kivity 
68a9deb8c6SAvi Kivity     if (size != 1) {
69a9deb8c6SAvi Kivity         return;
70a9deb8c6SAvi Kivity     }
71a9deb8c6SAvi Kivity 
724c3df0ecSJuan Quintela #ifdef DEBUG_IDE
73cb67be85SHervé Poussineau     printf("bmdma: writeb 0x%02x : 0x%02x\n", (uint8_t)addr, (uint8_t)val);
744c3df0ecSJuan Quintela #endif
754c3df0ecSJuan Quintela     switch(addr & 3) {
76a9deb8c6SAvi Kivity     case 0:
770ed8b6f6SBlue Swirl         bmdma_cmd_writeb(bm, val);
780ed8b6f6SBlue Swirl         break;
794c3df0ecSJuan Quintela     case 2:
804c3df0ecSJuan Quintela         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
814c3df0ecSJuan Quintela         break;
824c3df0ecSJuan Quintela     }
834c3df0ecSJuan Quintela }
844c3df0ecSJuan Quintela 
85a348f108SStefan Weil static const MemoryRegionOps piix_bmdma_ops = {
86a9deb8c6SAvi Kivity     .read = bmdma_read,
87a9deb8c6SAvi Kivity     .write = bmdma_write,
88a9deb8c6SAvi Kivity };
89a9deb8c6SAvi Kivity 
90a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
914c3df0ecSJuan Quintela {
924c3df0ecSJuan Quintela     int i;
934c3df0ecSJuan Quintela 
941437c94bSPaolo Bonzini     memory_region_init(&d->bmdma_bar, OBJECT(d), "piix-bmdma-container", 16);
954c3df0ecSJuan Quintela     for(i = 0;i < 2; i++) {
964c3df0ecSJuan Quintela         BMDMAState *bm = &d->bmdma[i];
974c3df0ecSJuan Quintela 
981437c94bSPaolo Bonzini         memory_region_init_io(&bm->extra_io, OBJECT(d), &piix_bmdma_ops, bm,
99a9deb8c6SAvi Kivity                               "piix-bmdma", 4);
100a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
1011437c94bSPaolo Bonzini         memory_region_init_io(&bm->addr_ioport, OBJECT(d),
1021437c94bSPaolo Bonzini                               &bmdma_addr_ioport_ops, bm, "bmdma", 4);
103a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
1044c3df0ecSJuan Quintela     }
1054c3df0ecSJuan Quintela }
1064c3df0ecSJuan Quintela 
1074c3df0ecSJuan Quintela static void piix3_reset(void *opaque)
1084c3df0ecSJuan Quintela {
1094c3df0ecSJuan Quintela     PCIIDEState *d = opaque;
110f6c11d56SAndreas Färber     PCIDevice *pd = PCI_DEVICE(d);
111f6c11d56SAndreas Färber     uint8_t *pci_conf = pd->config;
1124c3df0ecSJuan Quintela     int i;
1134c3df0ecSJuan Quintela 
1144a643563SBlue Swirl     for (i = 0; i < 2; i++) {
1154a643563SBlue Swirl         ide_bus_reset(&d->bus[i]);
1164a643563SBlue Swirl     }
1174c3df0ecSJuan Quintela 
1181e68f8c4SMichael S. Tsirkin     /* TODO: this is the default. do not override. */
1191e68f8c4SMichael S. Tsirkin     pci_conf[PCI_COMMAND] = 0x00;
1201e68f8c4SMichael S. Tsirkin     /* TODO: this is the default. do not override. */
1211e68f8c4SMichael S. Tsirkin     pci_conf[PCI_COMMAND + 1] = 0x00;
1221e68f8c4SMichael S. Tsirkin     /* TODO: use pci_set_word */
1231e68f8c4SMichael S. Tsirkin     pci_conf[PCI_STATUS] = PCI_STATUS_FAST_BACK;
1241e68f8c4SMichael S. Tsirkin     pci_conf[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8;
1254c3df0ecSJuan Quintela     pci_conf[0x20] = 0x01; /* BMIBA: 20-23h */
1264c3df0ecSJuan Quintela }
1274c3df0ecSJuan Quintela 
12861d9d6b0SStefan Hajnoczi static void pci_piix_init_ports(PCIIDEState *d) {
1294a91d3b3SRichard Henderson     static const struct {
13061d9d6b0SStefan Hajnoczi         int iobase;
13161d9d6b0SStefan Hajnoczi         int iobase2;
13261d9d6b0SStefan Hajnoczi         int isairq;
13361d9d6b0SStefan Hajnoczi     } port_info[] = {
13461d9d6b0SStefan Hajnoczi         {0x1f0, 0x3f6, 14},
13561d9d6b0SStefan Hajnoczi         {0x170, 0x376, 15},
13661d9d6b0SStefan Hajnoczi     };
1374a91d3b3SRichard Henderson     int i;
13861d9d6b0SStefan Hajnoczi 
13961d9d6b0SStefan Hajnoczi     for (i = 0; i < 2; i++) {
140c6baf942SAndreas Färber         ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2);
1414a91d3b3SRichard Henderson         ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase,
1424a91d3b3SRichard Henderson                         port_info[i].iobase2);
14348a18b3cSHervé Poussineau         ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq));
14461d9d6b0SStefan Hajnoczi 
145a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
14661d9d6b0SStefan Hajnoczi         d->bmdma[i].bus = &d->bus[i];
147f878c916SPaolo Bonzini         ide_register_restart_cb(&d->bus[i]);
14861d9d6b0SStefan Hajnoczi     }
14961d9d6b0SStefan Hajnoczi }
15061d9d6b0SStefan Hajnoczi 
1519af21dbeSMarkus Armbruster static void pci_piix_ide_realize(PCIDevice *dev, Error **errp)
1524c3df0ecSJuan Quintela {
153f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
154f6c11d56SAndreas Färber     uint8_t *pci_conf = dev->config;
1554c3df0ecSJuan Quintela 
1561e68f8c4SMichael S. Tsirkin     pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode
1574c3df0ecSJuan Quintela 
1584c3df0ecSJuan Quintela     qemu_register_reset(piix3_reset, d);
1594c3df0ecSJuan Quintela 
160a9deb8c6SAvi Kivity     bmdma_setup_bar(d);
161f6c11d56SAndreas Färber     pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
1624c3df0ecSJuan Quintela 
16302a9594bSPeter Crosthwaite     vmstate_register(DEVICE(dev), 0, &vmstate_ide_pci, d);
1644c3df0ecSJuan Quintela 
16561d9d6b0SStefan Hajnoczi     pci_piix_init_ports(d);
1664c3df0ecSJuan Quintela }
1674c3df0ecSJuan Quintela 
16815e8159eSStefano Stabellini int pci_piix3_xen_ide_unplug(DeviceState *dev)
169679f4f8bSStefano Stabellini {
170679f4f8bSStefano Stabellini     PCIIDEState *pci_ide;
171679f4f8bSStefano Stabellini     DriveInfo *di;
172d4f9e806SJames Harper     int i;
1736cd38783SStefano Stabellini     IDEDevice *idedev;
174679f4f8bSStefano Stabellini 
175f6c11d56SAndreas Färber     pci_ide = PCI_IDE(dev);
176679f4f8bSStefano Stabellini 
177d4f9e806SJames Harper     for (i = 0; i < 4; i++) {
178679f4f8bSStefano Stabellini         di = drive_get_by_index(IF_IDE, i);
179f9e8fda4SMarkus Armbruster         if (di != NULL && !di->media_cd) {
180b9fe8a7aSMarkus Armbruster             BlockBackend *blk = blk_by_legacy_dinfo(di);
1814be74634SMarkus Armbruster             DeviceState *ds = blk_get_attached_dev(blk);
182679f4f8bSStefano Stabellini             if (ds) {
1834be74634SMarkus Armbruster                 blk_detach_dev(blk, ds);
184679f4f8bSStefano Stabellini             }
1854be74634SMarkus Armbruster             pci_ide->bus[di->bus].ifs[di->unit].blk = NULL;
1866cd38783SStefano Stabellini             if (!(i % 2)) {
1876cd38783SStefano Stabellini                 idedev = pci_ide->bus[di->bus].master;
1886cd38783SStefano Stabellini             } else {
1896cd38783SStefano Stabellini                 idedev = pci_ide->bus[di->bus].slave;
1906cd38783SStefano Stabellini             }
1916cd38783SStefano Stabellini             idedev->conf.blk = NULL;
192b9fe8a7aSMarkus Armbruster             blk_unref(blk);
193679f4f8bSStefano Stabellini         }
194679f4f8bSStefano Stabellini     }
19502a9594bSPeter Crosthwaite     qdev_reset_all(DEVICE(dev));
196679f4f8bSStefano Stabellini     return 0;
197679f4f8bSStefano Stabellini }
198679f4f8bSStefano Stabellini 
199679f4f8bSStefano Stabellini PCIDevice *pci_piix3_xen_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
200679f4f8bSStefano Stabellini {
201679f4f8bSStefano Stabellini     PCIDevice *dev;
202679f4f8bSStefano Stabellini 
203679f4f8bSStefano Stabellini     dev = pci_create_simple(bus, devfn, "piix3-ide-xen");
204679f4f8bSStefano Stabellini     pci_ide_create_devs(dev, hd_table);
205679f4f8bSStefano Stabellini     return dev;
206679f4f8bSStefano Stabellini }
207679f4f8bSStefano Stabellini 
208f90c2bcdSAlex Williamson static void pci_piix_ide_exitfn(PCIDevice *dev)
209a9deb8c6SAvi Kivity {
210f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
211a9deb8c6SAvi Kivity     unsigned i;
212a9deb8c6SAvi Kivity 
213a9deb8c6SAvi Kivity     for (i = 0; i < 2; ++i) {
214a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
215a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
216a9deb8c6SAvi Kivity     }
217a9deb8c6SAvi Kivity }
218a9deb8c6SAvi Kivity 
2194c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */
2204c3df0ecSJuan Quintela /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */
22157c88866SMarkus Armbruster PCIDevice *pci_piix3_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
2224c3df0ecSJuan Quintela {
2234c3df0ecSJuan Quintela     PCIDevice *dev;
2244c3df0ecSJuan Quintela 
225556cd098SMarkus Armbruster     dev = pci_create_simple(bus, devfn, "piix3-ide");
2264c3df0ecSJuan Quintela     pci_ide_create_devs(dev, hd_table);
22757c88866SMarkus Armbruster     return dev;
2284c3df0ecSJuan Quintela }
2294c3df0ecSJuan Quintela 
2304c3df0ecSJuan Quintela /* hd_table must contain 4 block drivers */
2314c3df0ecSJuan Quintela /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */
23257c88866SMarkus Armbruster PCIDevice *pci_piix4_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
2334c3df0ecSJuan Quintela {
2344c3df0ecSJuan Quintela     PCIDevice *dev;
2354c3df0ecSJuan Quintela 
236556cd098SMarkus Armbruster     dev = pci_create_simple(bus, devfn, "piix4-ide");
2374c3df0ecSJuan Quintela     pci_ide_create_devs(dev, hd_table);
23857c88866SMarkus Armbruster     return dev;
2394c3df0ecSJuan Quintela }
2404c3df0ecSJuan Quintela 
24140021f08SAnthony Liguori static void piix3_ide_class_init(ObjectClass *klass, void *data)
24240021f08SAnthony Liguori {
24339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
24440021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
24540021f08SAnthony Liguori 
2469af21dbeSMarkus Armbruster     k->realize = pci_piix_ide_realize;
24740021f08SAnthony Liguori     k->exit = pci_piix_ide_exitfn;
24840021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
24940021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1;
25040021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
251125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
2522897ae02SIgor Mammedov     dc->hotpluggable = false;
25340021f08SAnthony Liguori }
25440021f08SAnthony Liguori 
2558c43a6f0SAndreas Färber static const TypeInfo piix3_ide_info = {
25640021f08SAnthony Liguori     .name          = "piix3-ide",
257f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
25840021f08SAnthony Liguori     .class_init    = piix3_ide_class_init,
259e855761cSAnthony Liguori };
260e855761cSAnthony Liguori 
2618c43a6f0SAndreas Färber static const TypeInfo piix3_ide_xen_info = {
26240021f08SAnthony Liguori     .name          = "piix3-ide-xen",
263f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
264*0f844582SMichael S. Tsirkin     .class_init    = piix3_ide_class_init,
265e855761cSAnthony Liguori };
266e855761cSAnthony Liguori 
26740021f08SAnthony Liguori static void piix4_ide_class_init(ObjectClass *klass, void *data)
26840021f08SAnthony Liguori {
26939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
27040021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
27140021f08SAnthony Liguori 
2729af21dbeSMarkus Armbruster     k->realize = pci_piix_ide_realize;
27340021f08SAnthony Liguori     k->exit = pci_piix_ide_exitfn;
27440021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
27540021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_INTEL_82371AB;
27640021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
277125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
2782897ae02SIgor Mammedov     dc->hotpluggable = false;
27940021f08SAnthony Liguori }
28040021f08SAnthony Liguori 
2818c43a6f0SAndreas Färber static const TypeInfo piix4_ide_info = {
28240021f08SAnthony Liguori     .name          = "piix4-ide",
283f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
28440021f08SAnthony Liguori     .class_init    = piix4_ide_class_init,
2854c3df0ecSJuan Quintela };
2864c3df0ecSJuan Quintela 
28783f7d43aSAndreas Färber static void piix_ide_register_types(void)
2884c3df0ecSJuan Quintela {
28939bffca2SAnthony Liguori     type_register_static(&piix3_ide_info);
29039bffca2SAnthony Liguori     type_register_static(&piix3_ide_xen_info);
29139bffca2SAnthony Liguori     type_register_static(&piix4_ide_info);
2924c3df0ecSJuan Quintela }
29383f7d43aSAndreas Färber 
29483f7d43aSAndreas Färber type_init(piix_ide_register_types)
295