1977e1244SGerd Hoffmann /* 2977e1244SGerd Hoffmann * QEMU IDE Emulation: PCI Bus support. 3977e1244SGerd Hoffmann * 4977e1244SGerd Hoffmann * Copyright (c) 2003 Fabrice Bellard 5977e1244SGerd Hoffmann * Copyright (c) 2006 Openedhand Ltd. 6977e1244SGerd Hoffmann * 7977e1244SGerd Hoffmann * Permission is hereby granted, free of charge, to any person obtaining a copy 8977e1244SGerd Hoffmann * of this software and associated documentation files (the "Software"), to deal 9977e1244SGerd Hoffmann * in the Software without restriction, including without limitation the rights 10977e1244SGerd Hoffmann * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11977e1244SGerd Hoffmann * copies of the Software, and to permit persons to whom the Software is 12977e1244SGerd Hoffmann * furnished to do so, subject to the following conditions: 13977e1244SGerd Hoffmann * 14977e1244SGerd Hoffmann * The above copyright notice and this permission notice shall be included in 15977e1244SGerd Hoffmann * all copies or substantial portions of the Software. 16977e1244SGerd Hoffmann * 17977e1244SGerd Hoffmann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18977e1244SGerd Hoffmann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19977e1244SGerd Hoffmann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20977e1244SGerd Hoffmann * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21977e1244SGerd Hoffmann * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22977e1244SGerd Hoffmann * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 23977e1244SGerd Hoffmann * THE SOFTWARE. 24977e1244SGerd Hoffmann */ 2559f2a787SGerd Hoffmann #include <hw/hw.h> 2659f2a787SGerd Hoffmann #include <hw/pc.h> 2759f2a787SGerd Hoffmann #include <hw/pci.h> 28977e1244SGerd Hoffmann #include "block.h" 29977e1244SGerd Hoffmann #include "block_int.h" 30977e1244SGerd Hoffmann #include "sysemu.h" 31977e1244SGerd Hoffmann #include "dma.h" 3259f2a787SGerd Hoffmann 3359f2a787SGerd Hoffmann #include <hw/ide/internal.h> 34977e1244SGerd Hoffmann 35977e1244SGerd Hoffmann /***********************************************************/ 36977e1244SGerd Hoffmann /* PCI IDE definitions */ 37977e1244SGerd Hoffmann 38977e1244SGerd Hoffmann /* CMD646 specific */ 39977e1244SGerd Hoffmann #define MRDMODE 0x71 40977e1244SGerd Hoffmann #define MRDMODE_INTR_CH0 0x04 41977e1244SGerd Hoffmann #define MRDMODE_INTR_CH1 0x08 42977e1244SGerd Hoffmann #define MRDMODE_BLK_CH0 0x10 43977e1244SGerd Hoffmann #define MRDMODE_BLK_CH1 0x20 44977e1244SGerd Hoffmann #define UDIDETCR0 0x73 45977e1244SGerd Hoffmann #define UDIDETCR1 0x7B 46977e1244SGerd Hoffmann 47977e1244SGerd Hoffmann #define IDE_TYPE_PIIX3 0 48977e1244SGerd Hoffmann #define IDE_TYPE_CMD646 1 49977e1244SGerd Hoffmann #define IDE_TYPE_PIIX4 2 50977e1244SGerd Hoffmann 51977e1244SGerd Hoffmann typedef struct PCIIDEState { 52977e1244SGerd Hoffmann PCIDevice dev; 53977e1244SGerd Hoffmann IDEBus bus[2]; 54977e1244SGerd Hoffmann BMDMAState bmdma[2]; 55977e1244SGerd Hoffmann int type; /* see IDE_TYPE_xxx */ 56977e1244SGerd Hoffmann } PCIIDEState; 57977e1244SGerd Hoffmann 58977e1244SGerd Hoffmann static void cmd646_update_irq(PCIIDEState *d); 59977e1244SGerd Hoffmann 60977e1244SGerd Hoffmann static void ide_map(PCIDevice *pci_dev, int region_num, 61977e1244SGerd Hoffmann uint32_t addr, uint32_t size, int type) 62977e1244SGerd Hoffmann { 63977e1244SGerd Hoffmann PCIIDEState *d = (PCIIDEState *)pci_dev; 64977e1244SGerd Hoffmann IDEBus *bus; 65977e1244SGerd Hoffmann 66977e1244SGerd Hoffmann if (region_num <= 3) { 67977e1244SGerd Hoffmann bus = &d->bus[(region_num >> 1)]; 68977e1244SGerd Hoffmann if (region_num & 1) { 69977e1244SGerd Hoffmann register_ioport_read(addr + 2, 1, 1, ide_status_read, bus); 70977e1244SGerd Hoffmann register_ioport_write(addr + 2, 1, 1, ide_cmd_write, bus); 71977e1244SGerd Hoffmann } else { 72977e1244SGerd Hoffmann register_ioport_write(addr, 8, 1, ide_ioport_write, bus); 73977e1244SGerd Hoffmann register_ioport_read(addr, 8, 1, ide_ioport_read, bus); 74977e1244SGerd Hoffmann 75977e1244SGerd Hoffmann /* data ports */ 76977e1244SGerd Hoffmann register_ioport_write(addr, 2, 2, ide_data_writew, bus); 77977e1244SGerd Hoffmann register_ioport_read(addr, 2, 2, ide_data_readw, bus); 78977e1244SGerd Hoffmann register_ioport_write(addr, 4, 4, ide_data_writel, bus); 79977e1244SGerd Hoffmann register_ioport_read(addr, 4, 4, ide_data_readl, bus); 80977e1244SGerd Hoffmann } 81977e1244SGerd Hoffmann } 82977e1244SGerd Hoffmann } 83977e1244SGerd Hoffmann 84977e1244SGerd Hoffmann static void bmdma_cmd_writeb(void *opaque, uint32_t addr, uint32_t val) 85977e1244SGerd Hoffmann { 86977e1244SGerd Hoffmann BMDMAState *bm = opaque; 87977e1244SGerd Hoffmann #ifdef DEBUG_IDE 88977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 89977e1244SGerd Hoffmann #endif 90977e1244SGerd Hoffmann if (!(val & BM_CMD_START)) { 91977e1244SGerd Hoffmann /* XXX: do it better */ 92977e1244SGerd Hoffmann ide_dma_cancel(bm); 93977e1244SGerd Hoffmann bm->cmd = val & 0x09; 94977e1244SGerd Hoffmann } else { 95977e1244SGerd Hoffmann if (!(bm->status & BM_STATUS_DMAING)) { 96977e1244SGerd Hoffmann bm->status |= BM_STATUS_DMAING; 97977e1244SGerd Hoffmann /* start dma transfer if possible */ 98977e1244SGerd Hoffmann if (bm->dma_cb) 99977e1244SGerd Hoffmann bm->dma_cb(bm, 0); 100977e1244SGerd Hoffmann } 101977e1244SGerd Hoffmann bm->cmd = val & 0x09; 102977e1244SGerd Hoffmann } 103977e1244SGerd Hoffmann } 104977e1244SGerd Hoffmann 105977e1244SGerd Hoffmann static uint32_t bmdma_readb(void *opaque, uint32_t addr) 106977e1244SGerd Hoffmann { 107977e1244SGerd Hoffmann BMDMAState *bm = opaque; 108977e1244SGerd Hoffmann PCIIDEState *pci_dev; 109977e1244SGerd Hoffmann uint32_t val; 110977e1244SGerd Hoffmann 111977e1244SGerd Hoffmann switch(addr & 3) { 112977e1244SGerd Hoffmann case 0: 113977e1244SGerd Hoffmann val = bm->cmd; 114977e1244SGerd Hoffmann break; 115977e1244SGerd Hoffmann case 1: 116977e1244SGerd Hoffmann pci_dev = bm->pci_dev; 117977e1244SGerd Hoffmann if (pci_dev->type == IDE_TYPE_CMD646) { 118977e1244SGerd Hoffmann val = pci_dev->dev.config[MRDMODE]; 119977e1244SGerd Hoffmann } else { 120977e1244SGerd Hoffmann val = 0xff; 121977e1244SGerd Hoffmann } 122977e1244SGerd Hoffmann break; 123977e1244SGerd Hoffmann case 2: 124977e1244SGerd Hoffmann val = bm->status; 125977e1244SGerd Hoffmann break; 126977e1244SGerd Hoffmann case 3: 127977e1244SGerd Hoffmann pci_dev = bm->pci_dev; 128977e1244SGerd Hoffmann if (pci_dev->type == IDE_TYPE_CMD646) { 129977e1244SGerd Hoffmann if (bm == &pci_dev->bmdma[0]) 130977e1244SGerd Hoffmann val = pci_dev->dev.config[UDIDETCR0]; 131977e1244SGerd Hoffmann else 132977e1244SGerd Hoffmann val = pci_dev->dev.config[UDIDETCR1]; 133977e1244SGerd Hoffmann } else { 134977e1244SGerd Hoffmann val = 0xff; 135977e1244SGerd Hoffmann } 136977e1244SGerd Hoffmann break; 137977e1244SGerd Hoffmann default: 138977e1244SGerd Hoffmann val = 0xff; 139977e1244SGerd Hoffmann break; 140977e1244SGerd Hoffmann } 141977e1244SGerd Hoffmann #ifdef DEBUG_IDE 142977e1244SGerd Hoffmann printf("bmdma: readb 0x%02x : 0x%02x\n", addr, val); 143977e1244SGerd Hoffmann #endif 144977e1244SGerd Hoffmann return val; 145977e1244SGerd Hoffmann } 146977e1244SGerd Hoffmann 147977e1244SGerd Hoffmann static void bmdma_writeb(void *opaque, uint32_t addr, uint32_t val) 148977e1244SGerd Hoffmann { 149977e1244SGerd Hoffmann BMDMAState *bm = opaque; 150977e1244SGerd Hoffmann PCIIDEState *pci_dev; 151977e1244SGerd Hoffmann #ifdef DEBUG_IDE 152977e1244SGerd Hoffmann printf("bmdma: writeb 0x%02x : 0x%02x\n", addr, val); 153977e1244SGerd Hoffmann #endif 154977e1244SGerd Hoffmann switch(addr & 3) { 155977e1244SGerd Hoffmann case 1: 156977e1244SGerd Hoffmann pci_dev = bm->pci_dev; 157977e1244SGerd Hoffmann if (pci_dev->type == IDE_TYPE_CMD646) { 158977e1244SGerd Hoffmann pci_dev->dev.config[MRDMODE] = 159977e1244SGerd Hoffmann (pci_dev->dev.config[MRDMODE] & ~0x30) | (val & 0x30); 160977e1244SGerd Hoffmann cmd646_update_irq(pci_dev); 161977e1244SGerd Hoffmann } 162977e1244SGerd Hoffmann break; 163977e1244SGerd Hoffmann case 2: 164977e1244SGerd Hoffmann bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 165977e1244SGerd Hoffmann break; 166977e1244SGerd Hoffmann case 3: 167977e1244SGerd Hoffmann pci_dev = bm->pci_dev; 168977e1244SGerd Hoffmann if (pci_dev->type == IDE_TYPE_CMD646) { 169977e1244SGerd Hoffmann if (bm == &pci_dev->bmdma[0]) 170977e1244SGerd Hoffmann pci_dev->dev.config[UDIDETCR0] = val; 171977e1244SGerd Hoffmann else 172977e1244SGerd Hoffmann pci_dev->dev.config[UDIDETCR1] = val; 173977e1244SGerd Hoffmann } 174977e1244SGerd Hoffmann break; 175977e1244SGerd Hoffmann } 176977e1244SGerd Hoffmann } 177977e1244SGerd Hoffmann 178977e1244SGerd Hoffmann static uint32_t bmdma_addr_readb(void *opaque, uint32_t addr) 179977e1244SGerd Hoffmann { 180977e1244SGerd Hoffmann BMDMAState *bm = opaque; 181977e1244SGerd Hoffmann uint32_t val; 182977e1244SGerd Hoffmann val = (bm->addr >> ((addr & 3) * 8)) & 0xff; 183977e1244SGerd Hoffmann #ifdef DEBUG_IDE 184977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 185977e1244SGerd Hoffmann #endif 186977e1244SGerd Hoffmann return val; 187977e1244SGerd Hoffmann } 188977e1244SGerd Hoffmann 189977e1244SGerd Hoffmann static void bmdma_addr_writeb(void *opaque, uint32_t addr, uint32_t val) 190977e1244SGerd Hoffmann { 191977e1244SGerd Hoffmann BMDMAState *bm = opaque; 192977e1244SGerd Hoffmann int shift = (addr & 3) * 8; 193977e1244SGerd Hoffmann #ifdef DEBUG_IDE 194977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 195977e1244SGerd Hoffmann #endif 196977e1244SGerd Hoffmann bm->addr &= ~(0xFF << shift); 197977e1244SGerd Hoffmann bm->addr |= ((val & 0xFF) << shift) & ~3; 198977e1244SGerd Hoffmann bm->cur_addr = bm->addr; 199977e1244SGerd Hoffmann } 200977e1244SGerd Hoffmann 201977e1244SGerd Hoffmann static uint32_t bmdma_addr_readw(void *opaque, uint32_t addr) 202977e1244SGerd Hoffmann { 203977e1244SGerd Hoffmann BMDMAState *bm = opaque; 204977e1244SGerd Hoffmann uint32_t val; 205977e1244SGerd Hoffmann val = (bm->addr >> ((addr & 3) * 8)) & 0xffff; 206977e1244SGerd Hoffmann #ifdef DEBUG_IDE 207977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 208977e1244SGerd Hoffmann #endif 209977e1244SGerd Hoffmann return val; 210977e1244SGerd Hoffmann } 211977e1244SGerd Hoffmann 212977e1244SGerd Hoffmann static void bmdma_addr_writew(void *opaque, uint32_t addr, uint32_t val) 213977e1244SGerd Hoffmann { 214977e1244SGerd Hoffmann BMDMAState *bm = opaque; 215977e1244SGerd Hoffmann int shift = (addr & 3) * 8; 216977e1244SGerd Hoffmann #ifdef DEBUG_IDE 217977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 218977e1244SGerd Hoffmann #endif 219977e1244SGerd Hoffmann bm->addr &= ~(0xFFFF << shift); 220977e1244SGerd Hoffmann bm->addr |= ((val & 0xFFFF) << shift) & ~3; 221977e1244SGerd Hoffmann bm->cur_addr = bm->addr; 222977e1244SGerd Hoffmann } 223977e1244SGerd Hoffmann 224977e1244SGerd Hoffmann static uint32_t bmdma_addr_readl(void *opaque, uint32_t addr) 225977e1244SGerd Hoffmann { 226977e1244SGerd Hoffmann BMDMAState *bm = opaque; 227977e1244SGerd Hoffmann uint32_t val; 228977e1244SGerd Hoffmann val = bm->addr; 229977e1244SGerd Hoffmann #ifdef DEBUG_IDE 230977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 231977e1244SGerd Hoffmann #endif 232977e1244SGerd Hoffmann return val; 233977e1244SGerd Hoffmann } 234977e1244SGerd Hoffmann 235977e1244SGerd Hoffmann static void bmdma_addr_writel(void *opaque, uint32_t addr, uint32_t val) 236977e1244SGerd Hoffmann { 237977e1244SGerd Hoffmann BMDMAState *bm = opaque; 238977e1244SGerd Hoffmann #ifdef DEBUG_IDE 239977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 240977e1244SGerd Hoffmann #endif 241977e1244SGerd Hoffmann bm->addr = val & ~3; 242977e1244SGerd Hoffmann bm->cur_addr = bm->addr; 243977e1244SGerd Hoffmann } 244977e1244SGerd Hoffmann 245977e1244SGerd Hoffmann static void bmdma_map(PCIDevice *pci_dev, int region_num, 246977e1244SGerd Hoffmann uint32_t addr, uint32_t size, int type) 247977e1244SGerd Hoffmann { 248977e1244SGerd Hoffmann PCIIDEState *d = (PCIIDEState *)pci_dev; 249977e1244SGerd Hoffmann int i; 250977e1244SGerd Hoffmann 251977e1244SGerd Hoffmann for(i = 0;i < 2; i++) { 252977e1244SGerd Hoffmann BMDMAState *bm = &d->bmdma[i]; 253977e1244SGerd Hoffmann d->bus[i].bmdma = bm; 254977e1244SGerd Hoffmann bm->pci_dev = DO_UPCAST(PCIIDEState, dev, pci_dev); 255977e1244SGerd Hoffmann bm->bus = d->bus+i; 256977e1244SGerd Hoffmann qemu_add_vm_change_state_handler(ide_dma_restart_cb, bm); 257977e1244SGerd Hoffmann 258977e1244SGerd Hoffmann register_ioport_write(addr, 1, 1, bmdma_cmd_writeb, bm); 259977e1244SGerd Hoffmann 260977e1244SGerd Hoffmann register_ioport_write(addr + 1, 3, 1, bmdma_writeb, bm); 261977e1244SGerd Hoffmann register_ioport_read(addr, 4, 1, bmdma_readb, bm); 262977e1244SGerd Hoffmann 263977e1244SGerd Hoffmann register_ioport_write(addr + 4, 4, 1, bmdma_addr_writeb, bm); 264977e1244SGerd Hoffmann register_ioport_read(addr + 4, 4, 1, bmdma_addr_readb, bm); 265977e1244SGerd Hoffmann register_ioport_write(addr + 4, 4, 2, bmdma_addr_writew, bm); 266977e1244SGerd Hoffmann register_ioport_read(addr + 4, 4, 2, bmdma_addr_readw, bm); 267977e1244SGerd Hoffmann register_ioport_write(addr + 4, 4, 4, bmdma_addr_writel, bm); 268977e1244SGerd Hoffmann register_ioport_read(addr + 4, 4, 4, bmdma_addr_readl, bm); 269977e1244SGerd Hoffmann addr += 8; 270977e1244SGerd Hoffmann } 271977e1244SGerd Hoffmann } 272977e1244SGerd Hoffmann 273977e1244SGerd Hoffmann static void pci_ide_save(QEMUFile* f, void *opaque) 274977e1244SGerd Hoffmann { 275977e1244SGerd Hoffmann PCIIDEState *d = opaque; 276977e1244SGerd Hoffmann int i; 277977e1244SGerd Hoffmann 278977e1244SGerd Hoffmann pci_device_save(&d->dev, f); 279977e1244SGerd Hoffmann 280977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 281977e1244SGerd Hoffmann BMDMAState *bm = &d->bmdma[i]; 282977e1244SGerd Hoffmann uint8_t ifidx; 283977e1244SGerd Hoffmann qemu_put_8s(f, &bm->cmd); 284977e1244SGerd Hoffmann qemu_put_8s(f, &bm->status); 285977e1244SGerd Hoffmann qemu_put_be32s(f, &bm->addr); 286977e1244SGerd Hoffmann qemu_put_sbe64s(f, &bm->sector_num); 287977e1244SGerd Hoffmann qemu_put_be32s(f, &bm->nsector); 288977e1244SGerd Hoffmann ifidx = bm->unit + 2*i; 289977e1244SGerd Hoffmann qemu_put_8s(f, &ifidx); 290977e1244SGerd Hoffmann /* XXX: if a transfer is pending, we do not save it yet */ 291977e1244SGerd Hoffmann } 292977e1244SGerd Hoffmann 293977e1244SGerd Hoffmann /* per IDE interface data */ 294977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 295977e1244SGerd Hoffmann idebus_save(f, &d->bus[i]); 296977e1244SGerd Hoffmann } 297977e1244SGerd Hoffmann 298977e1244SGerd Hoffmann /* per IDE drive data */ 299977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 300977e1244SGerd Hoffmann ide_save(f, &d->bus[i].ifs[0]); 301977e1244SGerd Hoffmann ide_save(f, &d->bus[i].ifs[1]); 302977e1244SGerd Hoffmann } 303977e1244SGerd Hoffmann } 304977e1244SGerd Hoffmann 305977e1244SGerd Hoffmann static int pci_ide_load(QEMUFile* f, void *opaque, int version_id) 306977e1244SGerd Hoffmann { 307977e1244SGerd Hoffmann PCIIDEState *d = opaque; 308977e1244SGerd Hoffmann int ret, i; 309977e1244SGerd Hoffmann 310977e1244SGerd Hoffmann if (version_id != 2 && version_id != 3) 311977e1244SGerd Hoffmann return -EINVAL; 312977e1244SGerd Hoffmann ret = pci_device_load(&d->dev, f); 313977e1244SGerd Hoffmann if (ret < 0) 314977e1244SGerd Hoffmann return ret; 315977e1244SGerd Hoffmann 316977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 317977e1244SGerd Hoffmann BMDMAState *bm = &d->bmdma[i]; 318977e1244SGerd Hoffmann uint8_t ifidx; 319977e1244SGerd Hoffmann qemu_get_8s(f, &bm->cmd); 320977e1244SGerd Hoffmann qemu_get_8s(f, &bm->status); 321977e1244SGerd Hoffmann qemu_get_be32s(f, &bm->addr); 322977e1244SGerd Hoffmann qemu_get_sbe64s(f, &bm->sector_num); 323977e1244SGerd Hoffmann qemu_get_be32s(f, &bm->nsector); 324977e1244SGerd Hoffmann qemu_get_8s(f, &ifidx); 325977e1244SGerd Hoffmann bm->unit = ifidx & 1; 326977e1244SGerd Hoffmann /* XXX: if a transfer is pending, we do not save it yet */ 327977e1244SGerd Hoffmann } 328977e1244SGerd Hoffmann 329977e1244SGerd Hoffmann /* per IDE interface data */ 330977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 331977e1244SGerd Hoffmann idebus_load(f, &d->bus[i], version_id); 332977e1244SGerd Hoffmann } 333977e1244SGerd Hoffmann 334977e1244SGerd Hoffmann /* per IDE drive data */ 335977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 336977e1244SGerd Hoffmann ide_load(f, &d->bus[i].ifs[0], version_id); 337977e1244SGerd Hoffmann ide_load(f, &d->bus[i].ifs[1], version_id); 338977e1244SGerd Hoffmann } 339977e1244SGerd Hoffmann return 0; 340977e1244SGerd Hoffmann } 341977e1244SGerd Hoffmann 342977e1244SGerd Hoffmann /* XXX: call it also when the MRDMODE is changed from the PCI config 343977e1244SGerd Hoffmann registers */ 344977e1244SGerd Hoffmann static void cmd646_update_irq(PCIIDEState *d) 345977e1244SGerd Hoffmann { 346977e1244SGerd Hoffmann int pci_level; 347977e1244SGerd Hoffmann pci_level = ((d->dev.config[MRDMODE] & MRDMODE_INTR_CH0) && 348977e1244SGerd Hoffmann !(d->dev.config[MRDMODE] & MRDMODE_BLK_CH0)) || 349977e1244SGerd Hoffmann ((d->dev.config[MRDMODE] & MRDMODE_INTR_CH1) && 350977e1244SGerd Hoffmann !(d->dev.config[MRDMODE] & MRDMODE_BLK_CH1)); 351977e1244SGerd Hoffmann qemu_set_irq(d->dev.irq[0], pci_level); 352977e1244SGerd Hoffmann } 353977e1244SGerd Hoffmann 354977e1244SGerd Hoffmann /* the PCI irq level is the logical OR of the two channels */ 355977e1244SGerd Hoffmann static void cmd646_set_irq(void *opaque, int channel, int level) 356977e1244SGerd Hoffmann { 357977e1244SGerd Hoffmann PCIIDEState *d = opaque; 358977e1244SGerd Hoffmann int irq_mask; 359977e1244SGerd Hoffmann 360977e1244SGerd Hoffmann irq_mask = MRDMODE_INTR_CH0 << channel; 361977e1244SGerd Hoffmann if (level) 362977e1244SGerd Hoffmann d->dev.config[MRDMODE] |= irq_mask; 363977e1244SGerd Hoffmann else 364977e1244SGerd Hoffmann d->dev.config[MRDMODE] &= ~irq_mask; 365977e1244SGerd Hoffmann cmd646_update_irq(d); 366977e1244SGerd Hoffmann } 367977e1244SGerd Hoffmann 368977e1244SGerd Hoffmann static void cmd646_reset(void *opaque) 369977e1244SGerd Hoffmann { 370977e1244SGerd Hoffmann PCIIDEState *d = opaque; 371977e1244SGerd Hoffmann unsigned int i; 372977e1244SGerd Hoffmann 373977e1244SGerd Hoffmann for (i = 0; i < 2; i++) 374977e1244SGerd Hoffmann ide_dma_cancel(&d->bmdma[i]); 375977e1244SGerd Hoffmann } 376977e1244SGerd Hoffmann 377977e1244SGerd Hoffmann /* CMD646 PCI IDE controller */ 378*f455e98cSGerd Hoffmann void pci_cmd646_ide_init(PCIBus *bus, DriveInfo **hd_table, 379977e1244SGerd Hoffmann int secondary_ide_enabled) 380977e1244SGerd Hoffmann { 381977e1244SGerd Hoffmann PCIIDEState *d; 382977e1244SGerd Hoffmann uint8_t *pci_conf; 383977e1244SGerd Hoffmann qemu_irq *irq; 384977e1244SGerd Hoffmann 385977e1244SGerd Hoffmann d = (PCIIDEState *)pci_register_device(bus, "CMD646 IDE", 386977e1244SGerd Hoffmann sizeof(PCIIDEState), 387977e1244SGerd Hoffmann -1, 388977e1244SGerd Hoffmann NULL, NULL); 389977e1244SGerd Hoffmann d->type = IDE_TYPE_CMD646; 390977e1244SGerd Hoffmann pci_conf = d->dev.config; 391977e1244SGerd Hoffmann pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_CMD); 392977e1244SGerd Hoffmann pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_CMD_646); 393977e1244SGerd Hoffmann 394977e1244SGerd Hoffmann pci_conf[0x08] = 0x07; // IDE controller revision 395977e1244SGerd Hoffmann pci_conf[0x09] = 0x8f; 396977e1244SGerd Hoffmann 397977e1244SGerd Hoffmann pci_config_set_class(pci_conf, PCI_CLASS_STORAGE_IDE); 398977e1244SGerd Hoffmann pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type 399977e1244SGerd Hoffmann 400977e1244SGerd Hoffmann pci_conf[0x51] = 0x04; // enable IDE0 401977e1244SGerd Hoffmann if (secondary_ide_enabled) { 402977e1244SGerd Hoffmann /* XXX: if not enabled, really disable the seconday IDE controller */ 403977e1244SGerd Hoffmann pci_conf[0x51] |= 0x08; /* enable IDE1 */ 404977e1244SGerd Hoffmann } 405977e1244SGerd Hoffmann 406977e1244SGerd Hoffmann pci_register_bar((PCIDevice *)d, 0, 0x8, 407977e1244SGerd Hoffmann PCI_ADDRESS_SPACE_IO, ide_map); 408977e1244SGerd Hoffmann pci_register_bar((PCIDevice *)d, 1, 0x4, 409977e1244SGerd Hoffmann PCI_ADDRESS_SPACE_IO, ide_map); 410977e1244SGerd Hoffmann pci_register_bar((PCIDevice *)d, 2, 0x8, 411977e1244SGerd Hoffmann PCI_ADDRESS_SPACE_IO, ide_map); 412977e1244SGerd Hoffmann pci_register_bar((PCIDevice *)d, 3, 0x4, 413977e1244SGerd Hoffmann PCI_ADDRESS_SPACE_IO, ide_map); 414977e1244SGerd Hoffmann pci_register_bar((PCIDevice *)d, 4, 0x10, 415977e1244SGerd Hoffmann PCI_ADDRESS_SPACE_IO, bmdma_map); 416977e1244SGerd Hoffmann 417977e1244SGerd Hoffmann pci_conf[0x3d] = 0x01; // interrupt on pin 1 418977e1244SGerd Hoffmann 419977e1244SGerd Hoffmann irq = qemu_allocate_irqs(cmd646_set_irq, d, 2); 420977e1244SGerd Hoffmann ide_init2(&d->bus[0], hd_table[0], hd_table[1], irq[0]); 421977e1244SGerd Hoffmann ide_init2(&d->bus[1], hd_table[2], hd_table[3], irq[1]); 422977e1244SGerd Hoffmann 423977e1244SGerd Hoffmann register_savevm("ide", 0, 3, pci_ide_save, pci_ide_load, d); 424977e1244SGerd Hoffmann qemu_register_reset(cmd646_reset, d); 425977e1244SGerd Hoffmann cmd646_reset(d); 426977e1244SGerd Hoffmann } 427977e1244SGerd Hoffmann 428977e1244SGerd Hoffmann static void piix3_reset(void *opaque) 429977e1244SGerd Hoffmann { 430977e1244SGerd Hoffmann PCIIDEState *d = opaque; 431977e1244SGerd Hoffmann uint8_t *pci_conf = d->dev.config; 432977e1244SGerd Hoffmann int i; 433977e1244SGerd Hoffmann 434977e1244SGerd Hoffmann for (i = 0; i < 2; i++) 435977e1244SGerd Hoffmann ide_dma_cancel(&d->bmdma[i]); 436977e1244SGerd Hoffmann 437977e1244SGerd Hoffmann pci_conf[0x04] = 0x00; 438977e1244SGerd Hoffmann pci_conf[0x05] = 0x00; 439977e1244SGerd Hoffmann pci_conf[0x06] = 0x80; /* FBC */ 440977e1244SGerd Hoffmann pci_conf[0x07] = 0x02; // PCI_status_devsel_medium 441977e1244SGerd Hoffmann pci_conf[0x20] = 0x01; /* BMIBA: 20-23h */ 442977e1244SGerd Hoffmann } 443977e1244SGerd Hoffmann 444977e1244SGerd Hoffmann /* hd_table must contain 4 block drivers */ 445977e1244SGerd Hoffmann /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */ 446*f455e98cSGerd Hoffmann void pci_piix3_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn, 447977e1244SGerd Hoffmann qemu_irq *pic) 448977e1244SGerd Hoffmann { 449977e1244SGerd Hoffmann PCIIDEState *d; 450977e1244SGerd Hoffmann uint8_t *pci_conf; 451977e1244SGerd Hoffmann 452977e1244SGerd Hoffmann /* register a function 1 of PIIX3 */ 453977e1244SGerd Hoffmann d = (PCIIDEState *)pci_register_device(bus, "PIIX3 IDE", 454977e1244SGerd Hoffmann sizeof(PCIIDEState), 455977e1244SGerd Hoffmann devfn, 456977e1244SGerd Hoffmann NULL, NULL); 457977e1244SGerd Hoffmann d->type = IDE_TYPE_PIIX3; 458977e1244SGerd Hoffmann 459977e1244SGerd Hoffmann pci_conf = d->dev.config; 460977e1244SGerd Hoffmann pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_INTEL); 461977e1244SGerd Hoffmann pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_INTEL_82371SB_1); 462977e1244SGerd Hoffmann pci_conf[0x09] = 0x80; // legacy ATA mode 463977e1244SGerd Hoffmann pci_config_set_class(pci_conf, PCI_CLASS_STORAGE_IDE); 464977e1244SGerd Hoffmann pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type 465977e1244SGerd Hoffmann 466977e1244SGerd Hoffmann qemu_register_reset(piix3_reset, d); 467977e1244SGerd Hoffmann piix3_reset(d); 468977e1244SGerd Hoffmann 469977e1244SGerd Hoffmann pci_register_bar((PCIDevice *)d, 4, 0x10, 470977e1244SGerd Hoffmann PCI_ADDRESS_SPACE_IO, bmdma_map); 471977e1244SGerd Hoffmann 472977e1244SGerd Hoffmann ide_init2(&d->bus[0], hd_table[0], hd_table[1], isa_reserve_irq(14)); 473977e1244SGerd Hoffmann ide_init2(&d->bus[1], hd_table[2], hd_table[3], isa_reserve_irq(15)); 474977e1244SGerd Hoffmann ide_init_ioport(&d->bus[0], 0x1f0, 0x3f6); 475977e1244SGerd Hoffmann ide_init_ioport(&d->bus[1], 0x170, 0x376); 476977e1244SGerd Hoffmann 477977e1244SGerd Hoffmann register_savevm("ide", 0, 3, pci_ide_save, pci_ide_load, d); 478977e1244SGerd Hoffmann } 479977e1244SGerd Hoffmann 480977e1244SGerd Hoffmann /* hd_table must contain 4 block drivers */ 481977e1244SGerd Hoffmann /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */ 482*f455e98cSGerd Hoffmann void pci_piix4_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn, 483977e1244SGerd Hoffmann qemu_irq *pic) 484977e1244SGerd Hoffmann { 485977e1244SGerd Hoffmann PCIIDEState *d; 486977e1244SGerd Hoffmann uint8_t *pci_conf; 487977e1244SGerd Hoffmann 488977e1244SGerd Hoffmann /* register a function 1 of PIIX4 */ 489977e1244SGerd Hoffmann d = (PCIIDEState *)pci_register_device(bus, "PIIX4 IDE", 490977e1244SGerd Hoffmann sizeof(PCIIDEState), 491977e1244SGerd Hoffmann devfn, 492977e1244SGerd Hoffmann NULL, NULL); 493977e1244SGerd Hoffmann d->type = IDE_TYPE_PIIX4; 494977e1244SGerd Hoffmann 495977e1244SGerd Hoffmann pci_conf = d->dev.config; 496977e1244SGerd Hoffmann pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_INTEL); 497977e1244SGerd Hoffmann pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_INTEL_82371AB); 498977e1244SGerd Hoffmann pci_conf[0x09] = 0x80; // legacy ATA mode 499977e1244SGerd Hoffmann pci_config_set_class(pci_conf, PCI_CLASS_STORAGE_IDE); 500977e1244SGerd Hoffmann pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type 501977e1244SGerd Hoffmann 502977e1244SGerd Hoffmann qemu_register_reset(piix3_reset, d); 503977e1244SGerd Hoffmann piix3_reset(d); 504977e1244SGerd Hoffmann 505977e1244SGerd Hoffmann pci_register_bar((PCIDevice *)d, 4, 0x10, 506977e1244SGerd Hoffmann PCI_ADDRESS_SPACE_IO, bmdma_map); 507977e1244SGerd Hoffmann 508977e1244SGerd Hoffmann /* 509977e1244SGerd Hoffmann * These should call isa_reserve_irq() instead when MIPS supports it 510977e1244SGerd Hoffmann */ 511977e1244SGerd Hoffmann ide_init2(&d->bus[0], hd_table[0], hd_table[1], pic[14]); 512977e1244SGerd Hoffmann ide_init2(&d->bus[1], hd_table[2], hd_table[3], pic[15]); 513977e1244SGerd Hoffmann ide_init_ioport(&d->bus[0], 0x1f0, 0x3f6); 514977e1244SGerd Hoffmann ide_init_ioport(&d->bus[1], 0x170, 0x376); 515977e1244SGerd Hoffmann 516977e1244SGerd Hoffmann register_savevm("ide", 0, 3, pci_ide_save, pci_ide_load, d); 517977e1244SGerd Hoffmann } 518977e1244SGerd Hoffmann 519