xref: /qemu/hw/ide/pci.c (revision da9f1172c0125672314dd07e237db43d4bbc3805) !
1977e1244SGerd Hoffmann /*
2977e1244SGerd Hoffmann  * QEMU IDE Emulation: PCI Bus support.
3977e1244SGerd Hoffmann  *
4977e1244SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
5977e1244SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
6977e1244SGerd Hoffmann  *
7977e1244SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
8977e1244SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
9977e1244SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
10977e1244SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11977e1244SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
12977e1244SGerd Hoffmann  * furnished to do so, subject to the following conditions:
13977e1244SGerd Hoffmann  *
14977e1244SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
15977e1244SGerd Hoffmann  * all copies or substantial portions of the Software.
16977e1244SGerd Hoffmann  *
17977e1244SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18977e1244SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19977e1244SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20977e1244SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21977e1244SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22977e1244SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23977e1244SGerd Hoffmann  * THE SOFTWARE.
24977e1244SGerd Hoffmann  */
250b8fa32fSMarkus Armbruster 
2653239262SPeter Maydell #include "qemu/osdep.h"
27*da9f1172SPhilippe Mathieu-Daudé #include "hw/irq.h"
28a9c94277SMarkus Armbruster #include "hw/pci/pci.h"
29d6454270SMarkus Armbruster #include "migration/vmstate.h"
309c17d615SPaolo Bonzini #include "sysemu/dma.h"
313251bdcfSJohn Snow #include "qemu/error-report.h"
320b8fa32fSMarkus Armbruster #include "qemu/module.h"
33a9c94277SMarkus Armbruster #include "hw/ide/pci.h"
343eee2611SJohn Snow #include "trace.h"
35977e1244SGerd Hoffmann 
3640a6238aSAlexander Graf #define BMDMA_PAGE_SIZE 4096
3740a6238aSAlexander Graf 
387e2648dfSPaolo Bonzini #define BM_MIGRATION_COMPAT_STATUS_BITS \
39fd648f10SPaolo Bonzini         (IDE_RETRY_DMA | IDE_RETRY_PIO | \
40fd648f10SPaolo Bonzini         IDE_RETRY_READ | IDE_RETRY_FLUSH)
417e2648dfSPaolo Bonzini 
4298d98912SJohn Snow static uint64_t pci_ide_status_read(void *opaque, hwaddr addr, unsigned size)
43c9ebc75dSBALATON Zoltan {
44c9ebc75dSBALATON Zoltan     IDEBus *bus = opaque;
45c9ebc75dSBALATON Zoltan 
46c9ebc75dSBALATON Zoltan     if (addr != 2 || size != 1) {
47c9ebc75dSBALATON Zoltan         return ((uint64_t)1 << (size * 8)) - 1;
48c9ebc75dSBALATON Zoltan     }
49c9ebc75dSBALATON Zoltan     return ide_status_read(bus, addr + 2);
50c9ebc75dSBALATON Zoltan }
51c9ebc75dSBALATON Zoltan 
5298d98912SJohn Snow static void pci_ide_ctrl_write(void *opaque, hwaddr addr,
53c9ebc75dSBALATON Zoltan                                uint64_t data, unsigned size)
54c9ebc75dSBALATON Zoltan {
55c9ebc75dSBALATON Zoltan     IDEBus *bus = opaque;
56c9ebc75dSBALATON Zoltan 
57c9ebc75dSBALATON Zoltan     if (addr != 2 || size != 1) {
58c9ebc75dSBALATON Zoltan         return;
59c9ebc75dSBALATON Zoltan     }
6098d98912SJohn Snow     ide_ctrl_write(bus, addr + 2, data);
61c9ebc75dSBALATON Zoltan }
62c9ebc75dSBALATON Zoltan 
63c9ebc75dSBALATON Zoltan const MemoryRegionOps pci_ide_cmd_le_ops = {
6498d98912SJohn Snow     .read = pci_ide_status_read,
6598d98912SJohn Snow     .write = pci_ide_ctrl_write,
66c9ebc75dSBALATON Zoltan     .endianness = DEVICE_LITTLE_ENDIAN,
67c9ebc75dSBALATON Zoltan };
68c9ebc75dSBALATON Zoltan 
69c9ebc75dSBALATON Zoltan static uint64_t pci_ide_data_read(void *opaque, hwaddr addr, unsigned size)
70c9ebc75dSBALATON Zoltan {
71c9ebc75dSBALATON Zoltan     IDEBus *bus = opaque;
72c9ebc75dSBALATON Zoltan 
73c9ebc75dSBALATON Zoltan     if (size == 1) {
74c9ebc75dSBALATON Zoltan         return ide_ioport_read(bus, addr);
75c9ebc75dSBALATON Zoltan     } else if (addr == 0) {
76c9ebc75dSBALATON Zoltan         if (size == 2) {
77c9ebc75dSBALATON Zoltan             return ide_data_readw(bus, addr);
78c9ebc75dSBALATON Zoltan         } else {
79c9ebc75dSBALATON Zoltan             return ide_data_readl(bus, addr);
80c9ebc75dSBALATON Zoltan         }
81c9ebc75dSBALATON Zoltan     }
82c9ebc75dSBALATON Zoltan     return ((uint64_t)1 << (size * 8)) - 1;
83c9ebc75dSBALATON Zoltan }
84c9ebc75dSBALATON Zoltan 
85c9ebc75dSBALATON Zoltan static void pci_ide_data_write(void *opaque, hwaddr addr,
86c9ebc75dSBALATON Zoltan                                uint64_t data, unsigned size)
87c9ebc75dSBALATON Zoltan {
88c9ebc75dSBALATON Zoltan     IDEBus *bus = opaque;
89c9ebc75dSBALATON Zoltan 
90c9ebc75dSBALATON Zoltan     if (size == 1) {
91c9ebc75dSBALATON Zoltan         ide_ioport_write(bus, addr, data);
92c9ebc75dSBALATON Zoltan     } else if (addr == 0) {
93c9ebc75dSBALATON Zoltan         if (size == 2) {
94c9ebc75dSBALATON Zoltan             ide_data_writew(bus, addr, data);
95c9ebc75dSBALATON Zoltan         } else {
96c9ebc75dSBALATON Zoltan             ide_data_writel(bus, addr, data);
97c9ebc75dSBALATON Zoltan         }
98c9ebc75dSBALATON Zoltan     }
99c9ebc75dSBALATON Zoltan }
100c9ebc75dSBALATON Zoltan 
101c9ebc75dSBALATON Zoltan const MemoryRegionOps pci_ide_data_le_ops = {
102c9ebc75dSBALATON Zoltan     .read = pci_ide_data_read,
103c9ebc75dSBALATON Zoltan     .write = pci_ide_data_write,
104c9ebc75dSBALATON Zoltan     .endianness = DEVICE_LITTLE_ENDIAN,
105c9ebc75dSBALATON Zoltan };
106c9ebc75dSBALATON Zoltan 
107ae0cebd7SPhilippe Mathieu-Daudé static void bmdma_start_dma(const IDEDMA *dma, IDEState *s,
108097310b5SMarkus Armbruster                             BlockCompletionFunc *dma_cb)
10940a6238aSAlexander Graf {
11040a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
11140a6238aSAlexander Graf 
11240a6238aSAlexander Graf     bm->dma_cb = dma_cb;
11340a6238aSAlexander Graf     bm->cur_prd_last = 0;
11440a6238aSAlexander Graf     bm->cur_prd_addr = 0;
11540a6238aSAlexander Graf     bm->cur_prd_len = 0;
11640a6238aSAlexander Graf 
11740a6238aSAlexander Graf     if (bm->status & BM_STATUS_DMAING) {
11840a6238aSAlexander Graf         bm->dma_cb(bmdma_active_if(bm), 0);
11940a6238aSAlexander Graf     }
12040a6238aSAlexander Graf }
12140a6238aSAlexander Graf 
1223251bdcfSJohn Snow /**
123a718978eSJohn Snow  * Prepare an sglist based on available PRDs.
124a718978eSJohn Snow  * @limit: How many bytes to prepare total.
125a718978eSJohn Snow  *
126a718978eSJohn Snow  * Returns the number of bytes prepared, -1 on error.
127a718978eSJohn Snow  * IDEState.io_buffer_size will contain the number of bytes described
128a718978eSJohn Snow  * by the PRDs, whether or not we added them to the sglist.
1293251bdcfSJohn Snow  */
130ae0cebd7SPhilippe Mathieu-Daudé static int32_t bmdma_prepare_buf(const IDEDMA *dma, int32_t limit)
13140a6238aSAlexander Graf {
13240a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
13340a6238aSAlexander Graf     IDEState *s = bmdma_active_if(bm);
134f6c11d56SAndreas Färber     PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev);
13540a6238aSAlexander Graf     struct {
13640a6238aSAlexander Graf         uint32_t addr;
13740a6238aSAlexander Graf         uint32_t size;
13840a6238aSAlexander Graf     } prd;
13940a6238aSAlexander Graf     int l, len;
14040a6238aSAlexander Graf 
141f6c11d56SAndreas Färber     pci_dma_sglist_init(&s->sg, pci_dev,
1424a13980bSPhilippe Mathieu-Daudé                         s->nsector / (BMDMA_PAGE_SIZE / BDRV_SECTOR_SIZE) + 1);
14340a6238aSAlexander Graf     s->io_buffer_size = 0;
14440a6238aSAlexander Graf     for(;;) {
14540a6238aSAlexander Graf         if (bm->cur_prd_len == 0) {
14640a6238aSAlexander Graf             /* end of table (with a fail safe of one page) */
14740a6238aSAlexander Graf             if (bm->cur_prd_last ||
1483251bdcfSJohn Snow                 (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE) {
149a718978eSJohn Snow                 return s->sg.size;
1503251bdcfSJohn Snow             }
151f6c11d56SAndreas Färber             pci_dma_read(pci_dev, bm->cur_addr, &prd, 8);
15240a6238aSAlexander Graf             bm->cur_addr += 8;
15340a6238aSAlexander Graf             prd.addr = le32_to_cpu(prd.addr);
15440a6238aSAlexander Graf             prd.size = le32_to_cpu(prd.size);
15540a6238aSAlexander Graf             len = prd.size & 0xfffe;
15640a6238aSAlexander Graf             if (len == 0)
15740a6238aSAlexander Graf                 len = 0x10000;
15840a6238aSAlexander Graf             bm->cur_prd_len = len;
15940a6238aSAlexander Graf             bm->cur_prd_addr = prd.addr;
16040a6238aSAlexander Graf             bm->cur_prd_last = (prd.size & 0x80000000);
16140a6238aSAlexander Graf         }
16240a6238aSAlexander Graf         l = bm->cur_prd_len;
16340a6238aSAlexander Graf         if (l > 0) {
164a718978eSJohn Snow             uint64_t sg_len;
165a718978eSJohn Snow 
166a718978eSJohn Snow             /* Don't add extra bytes to the SGList; consume any remaining
167a718978eSJohn Snow              * PRDs from the guest, but ignore them. */
168a718978eSJohn Snow             sg_len = MIN(limit - s->sg.size, bm->cur_prd_len);
169a718978eSJohn Snow             if (sg_len) {
170a718978eSJohn Snow                 qemu_sglist_add(&s->sg, bm->cur_prd_addr, sg_len);
171a718978eSJohn Snow             }
1723251bdcfSJohn Snow 
17340a6238aSAlexander Graf             bm->cur_prd_addr += l;
17440a6238aSAlexander Graf             bm->cur_prd_len -= l;
17540a6238aSAlexander Graf             s->io_buffer_size += l;
17640a6238aSAlexander Graf         }
17740a6238aSAlexander Graf     }
1783251bdcfSJohn Snow 
1793251bdcfSJohn Snow     qemu_sglist_destroy(&s->sg);
1803251bdcfSJohn Snow     s->io_buffer_size = 0;
1813251bdcfSJohn Snow     return -1;
18240a6238aSAlexander Graf }
18340a6238aSAlexander Graf 
18440a6238aSAlexander Graf /* return 0 if buffer completed */
185ae0cebd7SPhilippe Mathieu-Daudé static int bmdma_rw_buf(const IDEDMA *dma, bool is_write)
18640a6238aSAlexander Graf {
18740a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
18840a6238aSAlexander Graf     IDEState *s = bmdma_active_if(bm);
189f6c11d56SAndreas Färber     PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev);
19040a6238aSAlexander Graf     struct {
19140a6238aSAlexander Graf         uint32_t addr;
19240a6238aSAlexander Graf         uint32_t size;
19340a6238aSAlexander Graf     } prd;
19440a6238aSAlexander Graf     int l, len;
19540a6238aSAlexander Graf 
19640a6238aSAlexander Graf     for(;;) {
19740a6238aSAlexander Graf         l = s->io_buffer_size - s->io_buffer_index;
19840a6238aSAlexander Graf         if (l <= 0)
19940a6238aSAlexander Graf             break;
20040a6238aSAlexander Graf         if (bm->cur_prd_len == 0) {
20140a6238aSAlexander Graf             /* end of table (with a fail safe of one page) */
20240a6238aSAlexander Graf             if (bm->cur_prd_last ||
20340a6238aSAlexander Graf                 (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE)
20440a6238aSAlexander Graf                 return 0;
205f6c11d56SAndreas Färber             pci_dma_read(pci_dev, bm->cur_addr, &prd, 8);
20640a6238aSAlexander Graf             bm->cur_addr += 8;
20740a6238aSAlexander Graf             prd.addr = le32_to_cpu(prd.addr);
20840a6238aSAlexander Graf             prd.size = le32_to_cpu(prd.size);
20940a6238aSAlexander Graf             len = prd.size & 0xfffe;
21040a6238aSAlexander Graf             if (len == 0)
21140a6238aSAlexander Graf                 len = 0x10000;
21240a6238aSAlexander Graf             bm->cur_prd_len = len;
21340a6238aSAlexander Graf             bm->cur_prd_addr = prd.addr;
21440a6238aSAlexander Graf             bm->cur_prd_last = (prd.size & 0x80000000);
21540a6238aSAlexander Graf         }
21640a6238aSAlexander Graf         if (l > bm->cur_prd_len)
21740a6238aSAlexander Graf             l = bm->cur_prd_len;
21840a6238aSAlexander Graf         if (l > 0) {
21940a6238aSAlexander Graf             if (is_write) {
220f6c11d56SAndreas Färber                 pci_dma_write(pci_dev, bm->cur_prd_addr,
22140a6238aSAlexander Graf                               s->io_buffer + s->io_buffer_index, l);
22240a6238aSAlexander Graf             } else {
223f6c11d56SAndreas Färber                 pci_dma_read(pci_dev, bm->cur_prd_addr,
22440a6238aSAlexander Graf                              s->io_buffer + s->io_buffer_index, l);
22540a6238aSAlexander Graf             }
22640a6238aSAlexander Graf             bm->cur_prd_addr += l;
22740a6238aSAlexander Graf             bm->cur_prd_len -= l;
22840a6238aSAlexander Graf             s->io_buffer_index += l;
22940a6238aSAlexander Graf         }
23040a6238aSAlexander Graf     }
23140a6238aSAlexander Graf     return 1;
23240a6238aSAlexander Graf }
23340a6238aSAlexander Graf 
234ae0cebd7SPhilippe Mathieu-Daudé static void bmdma_set_inactive(const IDEDMA *dma, bool more)
23540a6238aSAlexander Graf {
23640a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
23740a6238aSAlexander Graf 
23840a6238aSAlexander Graf     bm->dma_cb = NULL;
2390e7ce54cSPaolo Bonzini     if (more) {
2400e7ce54cSPaolo Bonzini         bm->status |= BM_STATUS_DMAING;
2410e7ce54cSPaolo Bonzini     } else {
2420e7ce54cSPaolo Bonzini         bm->status &= ~BM_STATUS_DMAING;
2430e7ce54cSPaolo Bonzini     }
24440a6238aSAlexander Graf }
24540a6238aSAlexander Graf 
246ae0cebd7SPhilippe Mathieu-Daudé static void bmdma_restart_dma(const IDEDMA *dma)
24740a6238aSAlexander Graf {
24840a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
24940a6238aSAlexander Graf 
25006b95b1eSPaolo Bonzini     bm->cur_addr = bm->addr;
25140a6238aSAlexander Graf }
25240a6238aSAlexander Graf 
25340a6238aSAlexander Graf static void bmdma_cancel(BMDMAState *bm)
25440a6238aSAlexander Graf {
25540a6238aSAlexander Graf     if (bm->status & BM_STATUS_DMAING) {
25640a6238aSAlexander Graf         /* cancel DMA request */
2570e7ce54cSPaolo Bonzini         bmdma_set_inactive(&bm->dma, false);
25840a6238aSAlexander Graf     }
25940a6238aSAlexander Graf }
26040a6238aSAlexander Graf 
261ae0cebd7SPhilippe Mathieu-Daudé static void bmdma_reset(const IDEDMA *dma)
26240a6238aSAlexander Graf {
26340a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
26440a6238aSAlexander Graf 
2653eee2611SJohn Snow     trace_bmdma_reset();
26640a6238aSAlexander Graf     bmdma_cancel(bm);
26740a6238aSAlexander Graf     bm->cmd = 0;
26840a6238aSAlexander Graf     bm->status = 0;
26940a6238aSAlexander Graf     bm->addr = 0;
27040a6238aSAlexander Graf     bm->cur_addr = 0;
27140a6238aSAlexander Graf     bm->cur_prd_last = 0;
27240a6238aSAlexander Graf     bm->cur_prd_addr = 0;
27340a6238aSAlexander Graf     bm->cur_prd_len = 0;
27440a6238aSAlexander Graf }
27540a6238aSAlexander Graf 
27640a6238aSAlexander Graf static void bmdma_irq(void *opaque, int n, int level)
27740a6238aSAlexander Graf {
27840a6238aSAlexander Graf     BMDMAState *bm = opaque;
27940a6238aSAlexander Graf 
28040a6238aSAlexander Graf     if (!level) {
28140a6238aSAlexander Graf         /* pass through lower */
28240a6238aSAlexander Graf         qemu_set_irq(bm->irq, level);
28340a6238aSAlexander Graf         return;
28440a6238aSAlexander Graf     }
28540a6238aSAlexander Graf 
28640a6238aSAlexander Graf     bm->status |= BM_STATUS_INT;
28740a6238aSAlexander Graf 
28840a6238aSAlexander Graf     /* trigger the real irq */
28940a6238aSAlexander Graf     qemu_set_irq(bm->irq, level);
29040a6238aSAlexander Graf }
29140a6238aSAlexander Graf 
292a9deb8c6SAvi Kivity void bmdma_cmd_writeb(BMDMAState *bm, uint32_t val)
293977e1244SGerd Hoffmann {
2943eee2611SJohn Snow     trace_bmdma_cmd_writeb(val);
295c29947bbSKevin Wolf 
296c29947bbSKevin Wolf     /* Ignore writes to SSBM if it keeps the old value */
297c29947bbSKevin Wolf     if ((val & BM_CMD_START) != (bm->cmd & BM_CMD_START)) {
298977e1244SGerd Hoffmann         if (!(val & BM_CMD_START)) {
29986698a12SJohn Snow             ide_cancel_dma_sync(idebus_active_if(bm->bus));
300b39f9612SKevin Wolf             bm->status &= ~BM_STATUS_DMAING;
301977e1244SGerd Hoffmann         } else {
302b76876e6SKevin Wolf             bm->cur_addr = bm->addr;
303977e1244SGerd Hoffmann             if (!(bm->status & BM_STATUS_DMAING)) {
304977e1244SGerd Hoffmann                 bm->status |= BM_STATUS_DMAING;
305977e1244SGerd Hoffmann                 /* start dma transfer if possible */
306977e1244SGerd Hoffmann                 if (bm->dma_cb)
30740a6238aSAlexander Graf                     bm->dma_cb(bmdma_active_if(bm), 0);
308977e1244SGerd Hoffmann             }
309977e1244SGerd Hoffmann         }
310977e1244SGerd Hoffmann     }
311977e1244SGerd Hoffmann 
312c29947bbSKevin Wolf     bm->cmd = val & 0x09;
313c29947bbSKevin Wolf }
314c29947bbSKevin Wolf 
315a8170e5eSAvi Kivity static uint64_t bmdma_addr_read(void *opaque, hwaddr addr,
316a9deb8c6SAvi Kivity                                 unsigned width)
317977e1244SGerd Hoffmann {
318a9deb8c6SAvi Kivity     BMDMAState *bm = opaque;
3199fbef1acSAvi Kivity     uint32_t mask = (1ULL << (width * 8)) - 1;
320a9deb8c6SAvi Kivity     uint64_t data;
3219fbef1acSAvi Kivity 
322a9deb8c6SAvi Kivity     data = (bm->addr >> (addr * 8)) & mask;
3233eee2611SJohn Snow     trace_bmdma_addr_read(data);
324a9deb8c6SAvi Kivity     return data;
325977e1244SGerd Hoffmann }
326977e1244SGerd Hoffmann 
327a8170e5eSAvi Kivity static void bmdma_addr_write(void *opaque, hwaddr addr,
328a9deb8c6SAvi Kivity                              uint64_t data, unsigned width)
329977e1244SGerd Hoffmann {
330a9deb8c6SAvi Kivity     BMDMAState *bm = opaque;
3319fbef1acSAvi Kivity     int shift = addr * 8;
3329fbef1acSAvi Kivity     uint32_t mask = (1ULL << (width * 8)) - 1;
3339fbef1acSAvi Kivity 
3343eee2611SJohn Snow     trace_bmdma_addr_write(data);
3359fbef1acSAvi Kivity     bm->addr &= ~(mask << shift);
3369fbef1acSAvi Kivity     bm->addr |= ((data & mask) << shift) & ~3;
337977e1244SGerd Hoffmann }
338977e1244SGerd Hoffmann 
339a9deb8c6SAvi Kivity MemoryRegionOps bmdma_addr_ioport_ops = {
3409fbef1acSAvi Kivity     .read = bmdma_addr_read,
3419fbef1acSAvi Kivity     .write = bmdma_addr_write,
342a9deb8c6SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
3439fbef1acSAvi Kivity };
344977e1244SGerd Hoffmann 
3455ee84c33SJuan Quintela static bool ide_bmdma_current_needed(void *opaque)
3465ee84c33SJuan Quintela {
3475ee84c33SJuan Quintela     BMDMAState *bm = opaque;
3485ee84c33SJuan Quintela 
3495ee84c33SJuan Quintela     return (bm->cur_prd_len != 0);
3505ee84c33SJuan Quintela }
3515ee84c33SJuan Quintela 
352def93791SKevin Wolf static bool ide_bmdma_status_needed(void *opaque)
353def93791SKevin Wolf {
354def93791SKevin Wolf     BMDMAState *bm = opaque;
355def93791SKevin Wolf 
356def93791SKevin Wolf     /* Older versions abused some bits in the status register for internal
357def93791SKevin Wolf      * error state. If any of these bits are set, we must add a subsection to
358def93791SKevin Wolf      * transfer the real status register */
359def93791SKevin Wolf     uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS;
360def93791SKevin Wolf 
361def93791SKevin Wolf     return ((bm->status & abused_bits) != 0);
362def93791SKevin Wolf }
363def93791SKevin Wolf 
36444b1ff31SDr. David Alan Gilbert static int ide_bmdma_pre_save(void *opaque)
365def93791SKevin Wolf {
366def93791SKevin Wolf     BMDMAState *bm = opaque;
367def93791SKevin Wolf     uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS;
368def93791SKevin Wolf 
369218fd37cSPavel Butsykin     if (!(bm->status & BM_STATUS_DMAING) && bm->dma_cb) {
370218fd37cSPavel Butsykin         bm->bus->error_status =
371218fd37cSPavel Butsykin             ide_dma_cmd_to_retry(bmdma_active_if(bm)->dma_cmd);
372218fd37cSPavel Butsykin     }
373a96cb236SPaolo Bonzini     bm->migration_retry_unit = bm->bus->retry_unit;
374dc5d0af4SPaolo Bonzini     bm->migration_retry_sector_num = bm->bus->retry_sector_num;
375dc5d0af4SPaolo Bonzini     bm->migration_retry_nsector = bm->bus->retry_nsector;
376def93791SKevin Wolf     bm->migration_compat_status =
377def93791SKevin Wolf         (bm->status & ~abused_bits) | (bm->bus->error_status & abused_bits);
37844b1ff31SDr. David Alan Gilbert 
37944b1ff31SDr. David Alan Gilbert     return 0;
380def93791SKevin Wolf }
381def93791SKevin Wolf 
382def93791SKevin Wolf /* This function accesses bm->bus->error_status which is loaded only after
383def93791SKevin Wolf  * BMDMA itself. This is why the function is called from ide_pci_post_load
384def93791SKevin Wolf  * instead of being registered with VMState where it would run too early. */
385def93791SKevin Wolf static int ide_bmdma_post_load(void *opaque, int version_id)
386def93791SKevin Wolf {
387def93791SKevin Wolf     BMDMAState *bm = opaque;
388def93791SKevin Wolf     uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS;
389def93791SKevin Wolf 
390def93791SKevin Wolf     if (bm->status == 0) {
391def93791SKevin Wolf         bm->status = bm->migration_compat_status & ~abused_bits;
392def93791SKevin Wolf         bm->bus->error_status |= bm->migration_compat_status & abused_bits;
393def93791SKevin Wolf     }
394a96cb236SPaolo Bonzini     if (bm->bus->error_status) {
395dc5d0af4SPaolo Bonzini         bm->bus->retry_sector_num = bm->migration_retry_sector_num;
396dc5d0af4SPaolo Bonzini         bm->bus->retry_nsector = bm->migration_retry_nsector;
397a96cb236SPaolo Bonzini         bm->bus->retry_unit = bm->migration_retry_unit;
398a96cb236SPaolo Bonzini     }
399def93791SKevin Wolf 
400def93791SKevin Wolf     return 0;
401def93791SKevin Wolf }
402def93791SKevin Wolf 
4035ee84c33SJuan Quintela static const VMStateDescription vmstate_bmdma_current = {
4045ee84c33SJuan Quintela     .name = "ide bmdma_current",
4055ee84c33SJuan Quintela     .version_id = 1,
4065ee84c33SJuan Quintela     .minimum_version_id = 1,
4075cd8cadaSJuan Quintela     .needed = ide_bmdma_current_needed,
4085ee84c33SJuan Quintela     .fields = (VMStateField[]) {
4095ee84c33SJuan Quintela         VMSTATE_UINT32(cur_addr, BMDMAState),
4105ee84c33SJuan Quintela         VMSTATE_UINT32(cur_prd_last, BMDMAState),
4115ee84c33SJuan Quintela         VMSTATE_UINT32(cur_prd_addr, BMDMAState),
4125ee84c33SJuan Quintela         VMSTATE_UINT32(cur_prd_len, BMDMAState),
4135ee84c33SJuan Quintela         VMSTATE_END_OF_LIST()
4145ee84c33SJuan Quintela     }
4155ee84c33SJuan Quintela };
4165ee84c33SJuan Quintela 
41706ab66cfSStefan Weil static const VMStateDescription vmstate_bmdma_status = {
418def93791SKevin Wolf     .name ="ide bmdma/status",
419def93791SKevin Wolf     .version_id = 1,
420def93791SKevin Wolf     .minimum_version_id = 1,
4215cd8cadaSJuan Quintela     .needed = ide_bmdma_status_needed,
422def93791SKevin Wolf     .fields = (VMStateField[]) {
423def93791SKevin Wolf         VMSTATE_UINT8(status, BMDMAState),
424def93791SKevin Wolf         VMSTATE_END_OF_LIST()
425def93791SKevin Wolf     }
426def93791SKevin Wolf };
4275ee84c33SJuan Quintela 
428407a4f30SJuan Quintela static const VMStateDescription vmstate_bmdma = {
429407a4f30SJuan Quintela     .name = "ide bmdma",
43057338424SJuan Quintela     .version_id = 3,
431407a4f30SJuan Quintela     .minimum_version_id = 0,
432def93791SKevin Wolf     .pre_save  = ide_bmdma_pre_save,
433407a4f30SJuan Quintela     .fields = (VMStateField[]) {
434407a4f30SJuan Quintela         VMSTATE_UINT8(cmd, BMDMAState),
435def93791SKevin Wolf         VMSTATE_UINT8(migration_compat_status, BMDMAState),
436407a4f30SJuan Quintela         VMSTATE_UINT32(addr, BMDMAState),
437dc5d0af4SPaolo Bonzini         VMSTATE_INT64(migration_retry_sector_num, BMDMAState),
438dc5d0af4SPaolo Bonzini         VMSTATE_UINT32(migration_retry_nsector, BMDMAState),
439a96cb236SPaolo Bonzini         VMSTATE_UINT8(migration_retry_unit, BMDMAState),
440407a4f30SJuan Quintela         VMSTATE_END_OF_LIST()
4415ee84c33SJuan Quintela     },
4425cd8cadaSJuan Quintela     .subsections = (const VMStateDescription*[]) {
4435cd8cadaSJuan Quintela         &vmstate_bmdma_current,
4445cd8cadaSJuan Quintela         &vmstate_bmdma_status,
4455cd8cadaSJuan Quintela         NULL
446407a4f30SJuan Quintela     }
447407a4f30SJuan Quintela };
448407a4f30SJuan Quintela 
449407a4f30SJuan Quintela static int ide_pci_post_load(void *opaque, int version_id)
450977e1244SGerd Hoffmann {
451977e1244SGerd Hoffmann     PCIIDEState *d = opaque;
452977e1244SGerd Hoffmann     int i;
453977e1244SGerd Hoffmann 
454977e1244SGerd Hoffmann     for(i = 0; i < 2; i++) {
455407a4f30SJuan Quintela         /* current versions always store 0/1, but older version
456407a4f30SJuan Quintela            stored bigger values. We only need last bit */
457a96cb236SPaolo Bonzini         d->bmdma[i].migration_retry_unit &= 1;
458def93791SKevin Wolf         ide_bmdma_post_load(&d->bmdma[i], -1);
459977e1244SGerd Hoffmann     }
460def93791SKevin Wolf 
461977e1244SGerd Hoffmann     return 0;
462977e1244SGerd Hoffmann }
463977e1244SGerd Hoffmann 
464407a4f30SJuan Quintela const VMStateDescription vmstate_ide_pci = {
465407a4f30SJuan Quintela     .name = "ide",
46657338424SJuan Quintela     .version_id = 3,
467407a4f30SJuan Quintela     .minimum_version_id = 0,
468407a4f30SJuan Quintela     .post_load = ide_pci_post_load,
469407a4f30SJuan Quintela     .fields = (VMStateField[]) {
470f6c11d56SAndreas Färber         VMSTATE_PCI_DEVICE(parent_obj, PCIIDEState),
471407a4f30SJuan Quintela         VMSTATE_STRUCT_ARRAY(bmdma, PCIIDEState, 2, 0,
472407a4f30SJuan Quintela                              vmstate_bmdma, BMDMAState),
473407a4f30SJuan Quintela         VMSTATE_IDE_BUS_ARRAY(bus, PCIIDEState, 2),
474407a4f30SJuan Quintela         VMSTATE_IDE_DRIVES(bus[0].ifs, PCIIDEState),
475407a4f30SJuan Quintela         VMSTATE_IDE_DRIVES(bus[1].ifs, PCIIDEState),
476407a4f30SJuan Quintela         VMSTATE_END_OF_LIST()
477407a4f30SJuan Quintela     }
478407a4f30SJuan Quintela };
479407a4f30SJuan Quintela 
480df45d38fSBALATON Zoltan /* hd_table must contain 4 block drivers */
481be1765f3SBALATON Zoltan void pci_ide_create_devs(PCIDevice *dev)
482feef3102SGerd Hoffmann {
483f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
484be1765f3SBALATON Zoltan     DriveInfo *hd_table[2 * MAX_IDE_DEVS];
485feef3102SGerd Hoffmann     static const int bus[4]  = { 0, 0, 1, 1 };
486feef3102SGerd Hoffmann     static const int unit[4] = { 0, 1, 0, 1 };
487feef3102SGerd Hoffmann     int i;
488feef3102SGerd Hoffmann 
489be1765f3SBALATON Zoltan     ide_drive_get(hd_table, ARRAY_SIZE(hd_table));
490feef3102SGerd Hoffmann     for (i = 0; i < 4; i++) {
491417adc2dSBALATON Zoltan         if (hd_table[i]) {
4921f850f10SGerd Hoffmann             ide_create_drive(d->bus + bus[i], unit[i], hd_table[i]);
493feef3102SGerd Hoffmann         }
494feef3102SGerd Hoffmann     }
495417adc2dSBALATON Zoltan }
49640a6238aSAlexander Graf 
49740a6238aSAlexander Graf static const struct IDEDMAOps bmdma_ops = {
49840a6238aSAlexander Graf     .start_dma = bmdma_start_dma,
49940a6238aSAlexander Graf     .prepare_buf = bmdma_prepare_buf,
50040a6238aSAlexander Graf     .rw_buf = bmdma_rw_buf,
501bd8892c4SPaolo Bonzini     .restart_dma = bmdma_restart_dma,
50240a6238aSAlexander Graf     .set_inactive = bmdma_set_inactive,
50340a6238aSAlexander Graf     .reset = bmdma_reset,
50440a6238aSAlexander Graf };
50540a6238aSAlexander Graf 
506a9deb8c6SAvi Kivity void bmdma_init(IDEBus *bus, BMDMAState *bm, PCIIDEState *d)
50740a6238aSAlexander Graf {
50840a6238aSAlexander Graf     if (bus->dma == &bm->dma) {
50940a6238aSAlexander Graf         return;
51040a6238aSAlexander Graf     }
51140a6238aSAlexander Graf 
51240a6238aSAlexander Graf     bm->dma.ops = &bmdma_ops;
51340a6238aSAlexander Graf     bus->dma = &bm->dma;
51440a6238aSAlexander Graf     bm->irq = bus->irq;
5156e38a4baSShannon Zhao     bus->irq = qemu_allocate_irq(bmdma_irq, bm, 0);
516a9deb8c6SAvi Kivity     bm->pci_dev = d;
51740a6238aSAlexander Graf }
518f6c11d56SAndreas Färber 
519f6c11d56SAndreas Färber static const TypeInfo pci_ide_type_info = {
520f6c11d56SAndreas Färber     .name = TYPE_PCI_IDE,
521f6c11d56SAndreas Färber     .parent = TYPE_PCI_DEVICE,
522f6c11d56SAndreas Färber     .instance_size = sizeof(PCIIDEState),
523f6c11d56SAndreas Färber     .abstract = true,
524fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
525fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
526fd3b02c8SEduardo Habkost         { },
527fd3b02c8SEduardo Habkost     },
528f6c11d56SAndreas Färber };
529f6c11d56SAndreas Färber 
530f6c11d56SAndreas Färber static void pci_ide_register_types(void)
531f6c11d56SAndreas Färber {
532f6c11d56SAndreas Färber     type_register_static(&pci_ide_type_info);
533f6c11d56SAndreas Färber }
534f6c11d56SAndreas Färber 
535f6c11d56SAndreas Färber type_init(pci_ide_register_types)
536