1977e1244SGerd Hoffmann /* 2977e1244SGerd Hoffmann * QEMU IDE Emulation: PCI Bus support. 3977e1244SGerd Hoffmann * 4977e1244SGerd Hoffmann * Copyright (c) 2003 Fabrice Bellard 5977e1244SGerd Hoffmann * Copyright (c) 2006 Openedhand Ltd. 6977e1244SGerd Hoffmann * 7977e1244SGerd Hoffmann * Permission is hereby granted, free of charge, to any person obtaining a copy 8977e1244SGerd Hoffmann * of this software and associated documentation files (the "Software"), to deal 9977e1244SGerd Hoffmann * in the Software without restriction, including without limitation the rights 10977e1244SGerd Hoffmann * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11977e1244SGerd Hoffmann * copies of the Software, and to permit persons to whom the Software is 12977e1244SGerd Hoffmann * furnished to do so, subject to the following conditions: 13977e1244SGerd Hoffmann * 14977e1244SGerd Hoffmann * The above copyright notice and this permission notice shall be included in 15977e1244SGerd Hoffmann * all copies or substantial portions of the Software. 16977e1244SGerd Hoffmann * 17977e1244SGerd Hoffmann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18977e1244SGerd Hoffmann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19977e1244SGerd Hoffmann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20977e1244SGerd Hoffmann * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21977e1244SGerd Hoffmann * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22977e1244SGerd Hoffmann * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 23977e1244SGerd Hoffmann * THE SOFTWARE. 24977e1244SGerd Hoffmann */ 250b8fa32fSMarkus Armbruster 2653239262SPeter Maydell #include "qemu/osdep.h" 27a9c94277SMarkus Armbruster #include "hw/pci/pci.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 299c17d615SPaolo Bonzini #include "sysemu/dma.h" 303251bdcfSJohn Snow #include "qemu/error-report.h" 310b8fa32fSMarkus Armbruster #include "qemu/module.h" 32a9c94277SMarkus Armbruster #include "hw/ide/pci.h" 333eee2611SJohn Snow #include "trace.h" 34977e1244SGerd Hoffmann 3540a6238aSAlexander Graf #define BMDMA_PAGE_SIZE 4096 3640a6238aSAlexander Graf 377e2648dfSPaolo Bonzini #define BM_MIGRATION_COMPAT_STATUS_BITS \ 38fd648f10SPaolo Bonzini (IDE_RETRY_DMA | IDE_RETRY_PIO | \ 39fd648f10SPaolo Bonzini IDE_RETRY_READ | IDE_RETRY_FLUSH) 407e2648dfSPaolo Bonzini 41c9ebc75dSBALATON Zoltan static uint64_t pci_ide_cmd_read(void *opaque, hwaddr addr, unsigned size) 42c9ebc75dSBALATON Zoltan { 43c9ebc75dSBALATON Zoltan IDEBus *bus = opaque; 44c9ebc75dSBALATON Zoltan 45c9ebc75dSBALATON Zoltan if (addr != 2 || size != 1) { 46c9ebc75dSBALATON Zoltan return ((uint64_t)1 << (size * 8)) - 1; 47c9ebc75dSBALATON Zoltan } 48c9ebc75dSBALATON Zoltan return ide_status_read(bus, addr + 2); 49c9ebc75dSBALATON Zoltan } 50c9ebc75dSBALATON Zoltan 51c9ebc75dSBALATON Zoltan static void pci_ide_cmd_write(void *opaque, hwaddr addr, 52c9ebc75dSBALATON Zoltan uint64_t data, unsigned size) 53c9ebc75dSBALATON Zoltan { 54c9ebc75dSBALATON Zoltan IDEBus *bus = opaque; 55c9ebc75dSBALATON Zoltan 56c9ebc75dSBALATON Zoltan if (addr != 2 || size != 1) { 57c9ebc75dSBALATON Zoltan return; 58c9ebc75dSBALATON Zoltan } 59c9ebc75dSBALATON Zoltan ide_cmd_write(bus, addr + 2, data); 60c9ebc75dSBALATON Zoltan } 61c9ebc75dSBALATON Zoltan 62c9ebc75dSBALATON Zoltan const MemoryRegionOps pci_ide_cmd_le_ops = { 63c9ebc75dSBALATON Zoltan .read = pci_ide_cmd_read, 64c9ebc75dSBALATON Zoltan .write = pci_ide_cmd_write, 65c9ebc75dSBALATON Zoltan .endianness = DEVICE_LITTLE_ENDIAN, 66c9ebc75dSBALATON Zoltan }; 67c9ebc75dSBALATON Zoltan 68c9ebc75dSBALATON Zoltan static uint64_t pci_ide_data_read(void *opaque, hwaddr addr, unsigned size) 69c9ebc75dSBALATON Zoltan { 70c9ebc75dSBALATON Zoltan IDEBus *bus = opaque; 71c9ebc75dSBALATON Zoltan 72c9ebc75dSBALATON Zoltan if (size == 1) { 73c9ebc75dSBALATON Zoltan return ide_ioport_read(bus, addr); 74c9ebc75dSBALATON Zoltan } else if (addr == 0) { 75c9ebc75dSBALATON Zoltan if (size == 2) { 76c9ebc75dSBALATON Zoltan return ide_data_readw(bus, addr); 77c9ebc75dSBALATON Zoltan } else { 78c9ebc75dSBALATON Zoltan return ide_data_readl(bus, addr); 79c9ebc75dSBALATON Zoltan } 80c9ebc75dSBALATON Zoltan } 81c9ebc75dSBALATON Zoltan return ((uint64_t)1 << (size * 8)) - 1; 82c9ebc75dSBALATON Zoltan } 83c9ebc75dSBALATON Zoltan 84c9ebc75dSBALATON Zoltan static void pci_ide_data_write(void *opaque, hwaddr addr, 85c9ebc75dSBALATON Zoltan uint64_t data, unsigned size) 86c9ebc75dSBALATON Zoltan { 87c9ebc75dSBALATON Zoltan IDEBus *bus = opaque; 88c9ebc75dSBALATON Zoltan 89c9ebc75dSBALATON Zoltan if (size == 1) { 90c9ebc75dSBALATON Zoltan ide_ioport_write(bus, addr, data); 91c9ebc75dSBALATON Zoltan } else if (addr == 0) { 92c9ebc75dSBALATON Zoltan if (size == 2) { 93c9ebc75dSBALATON Zoltan ide_data_writew(bus, addr, data); 94c9ebc75dSBALATON Zoltan } else { 95c9ebc75dSBALATON Zoltan ide_data_writel(bus, addr, data); 96c9ebc75dSBALATON Zoltan } 97c9ebc75dSBALATON Zoltan } 98c9ebc75dSBALATON Zoltan } 99c9ebc75dSBALATON Zoltan 100c9ebc75dSBALATON Zoltan const MemoryRegionOps pci_ide_data_le_ops = { 101c9ebc75dSBALATON Zoltan .read = pci_ide_data_read, 102c9ebc75dSBALATON Zoltan .write = pci_ide_data_write, 103c9ebc75dSBALATON Zoltan .endianness = DEVICE_LITTLE_ENDIAN, 104c9ebc75dSBALATON Zoltan }; 105c9ebc75dSBALATON Zoltan 10640a6238aSAlexander Graf static void bmdma_start_dma(IDEDMA *dma, IDEState *s, 107097310b5SMarkus Armbruster BlockCompletionFunc *dma_cb) 10840a6238aSAlexander Graf { 10940a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 11040a6238aSAlexander Graf 11140a6238aSAlexander Graf bm->dma_cb = dma_cb; 11240a6238aSAlexander Graf bm->cur_prd_last = 0; 11340a6238aSAlexander Graf bm->cur_prd_addr = 0; 11440a6238aSAlexander Graf bm->cur_prd_len = 0; 11540a6238aSAlexander Graf 11640a6238aSAlexander Graf if (bm->status & BM_STATUS_DMAING) { 11740a6238aSAlexander Graf bm->dma_cb(bmdma_active_if(bm), 0); 11840a6238aSAlexander Graf } 11940a6238aSAlexander Graf } 12040a6238aSAlexander Graf 1213251bdcfSJohn Snow /** 122a718978eSJohn Snow * Prepare an sglist based on available PRDs. 123a718978eSJohn Snow * @limit: How many bytes to prepare total. 124a718978eSJohn Snow * 125a718978eSJohn Snow * Returns the number of bytes prepared, -1 on error. 126a718978eSJohn Snow * IDEState.io_buffer_size will contain the number of bytes described 127a718978eSJohn Snow * by the PRDs, whether or not we added them to the sglist. 1283251bdcfSJohn Snow */ 129a718978eSJohn Snow static int32_t bmdma_prepare_buf(IDEDMA *dma, int32_t limit) 13040a6238aSAlexander Graf { 13140a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 13240a6238aSAlexander Graf IDEState *s = bmdma_active_if(bm); 133f6c11d56SAndreas Färber PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev); 13440a6238aSAlexander Graf struct { 13540a6238aSAlexander Graf uint32_t addr; 13640a6238aSAlexander Graf uint32_t size; 13740a6238aSAlexander Graf } prd; 13840a6238aSAlexander Graf int l, len; 13940a6238aSAlexander Graf 140f6c11d56SAndreas Färber pci_dma_sglist_init(&s->sg, pci_dev, 141552908feSDavid Gibson s->nsector / (BMDMA_PAGE_SIZE / 512) + 1); 14240a6238aSAlexander Graf s->io_buffer_size = 0; 14340a6238aSAlexander Graf for(;;) { 14440a6238aSAlexander Graf if (bm->cur_prd_len == 0) { 14540a6238aSAlexander Graf /* end of table (with a fail safe of one page) */ 14640a6238aSAlexander Graf if (bm->cur_prd_last || 1473251bdcfSJohn Snow (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE) { 148a718978eSJohn Snow return s->sg.size; 1493251bdcfSJohn Snow } 150f6c11d56SAndreas Färber pci_dma_read(pci_dev, bm->cur_addr, &prd, 8); 15140a6238aSAlexander Graf bm->cur_addr += 8; 15240a6238aSAlexander Graf prd.addr = le32_to_cpu(prd.addr); 15340a6238aSAlexander Graf prd.size = le32_to_cpu(prd.size); 15440a6238aSAlexander Graf len = prd.size & 0xfffe; 15540a6238aSAlexander Graf if (len == 0) 15640a6238aSAlexander Graf len = 0x10000; 15740a6238aSAlexander Graf bm->cur_prd_len = len; 15840a6238aSAlexander Graf bm->cur_prd_addr = prd.addr; 15940a6238aSAlexander Graf bm->cur_prd_last = (prd.size & 0x80000000); 16040a6238aSAlexander Graf } 16140a6238aSAlexander Graf l = bm->cur_prd_len; 16240a6238aSAlexander Graf if (l > 0) { 163a718978eSJohn Snow uint64_t sg_len; 164a718978eSJohn Snow 165a718978eSJohn Snow /* Don't add extra bytes to the SGList; consume any remaining 166a718978eSJohn Snow * PRDs from the guest, but ignore them. */ 167a718978eSJohn Snow sg_len = MIN(limit - s->sg.size, bm->cur_prd_len); 168a718978eSJohn Snow if (sg_len) { 169a718978eSJohn Snow qemu_sglist_add(&s->sg, bm->cur_prd_addr, sg_len); 170a718978eSJohn Snow } 1713251bdcfSJohn Snow 17240a6238aSAlexander Graf bm->cur_prd_addr += l; 17340a6238aSAlexander Graf bm->cur_prd_len -= l; 17440a6238aSAlexander Graf s->io_buffer_size += l; 17540a6238aSAlexander Graf } 17640a6238aSAlexander Graf } 1773251bdcfSJohn Snow 1783251bdcfSJohn Snow qemu_sglist_destroy(&s->sg); 1793251bdcfSJohn Snow s->io_buffer_size = 0; 1803251bdcfSJohn Snow return -1; 18140a6238aSAlexander Graf } 18240a6238aSAlexander Graf 18340a6238aSAlexander Graf /* return 0 if buffer completed */ 1849842a9cfSPhilippe Mathieu-Daudé static int bmdma_rw_buf(IDEDMA *dma, bool is_write) 18540a6238aSAlexander Graf { 18640a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 18740a6238aSAlexander Graf IDEState *s = bmdma_active_if(bm); 188f6c11d56SAndreas Färber PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev); 18940a6238aSAlexander Graf struct { 19040a6238aSAlexander Graf uint32_t addr; 19140a6238aSAlexander Graf uint32_t size; 19240a6238aSAlexander Graf } prd; 19340a6238aSAlexander Graf int l, len; 19440a6238aSAlexander Graf 19540a6238aSAlexander Graf for(;;) { 19640a6238aSAlexander Graf l = s->io_buffer_size - s->io_buffer_index; 19740a6238aSAlexander Graf if (l <= 0) 19840a6238aSAlexander Graf break; 19940a6238aSAlexander Graf if (bm->cur_prd_len == 0) { 20040a6238aSAlexander Graf /* end of table (with a fail safe of one page) */ 20140a6238aSAlexander Graf if (bm->cur_prd_last || 20240a6238aSAlexander Graf (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE) 20340a6238aSAlexander Graf return 0; 204f6c11d56SAndreas Färber pci_dma_read(pci_dev, bm->cur_addr, &prd, 8); 20540a6238aSAlexander Graf bm->cur_addr += 8; 20640a6238aSAlexander Graf prd.addr = le32_to_cpu(prd.addr); 20740a6238aSAlexander Graf prd.size = le32_to_cpu(prd.size); 20840a6238aSAlexander Graf len = prd.size & 0xfffe; 20940a6238aSAlexander Graf if (len == 0) 21040a6238aSAlexander Graf len = 0x10000; 21140a6238aSAlexander Graf bm->cur_prd_len = len; 21240a6238aSAlexander Graf bm->cur_prd_addr = prd.addr; 21340a6238aSAlexander Graf bm->cur_prd_last = (prd.size & 0x80000000); 21440a6238aSAlexander Graf } 21540a6238aSAlexander Graf if (l > bm->cur_prd_len) 21640a6238aSAlexander Graf l = bm->cur_prd_len; 21740a6238aSAlexander Graf if (l > 0) { 21840a6238aSAlexander Graf if (is_write) { 219f6c11d56SAndreas Färber pci_dma_write(pci_dev, bm->cur_prd_addr, 22040a6238aSAlexander Graf s->io_buffer + s->io_buffer_index, l); 22140a6238aSAlexander Graf } else { 222f6c11d56SAndreas Färber pci_dma_read(pci_dev, bm->cur_prd_addr, 22340a6238aSAlexander Graf s->io_buffer + s->io_buffer_index, l); 22440a6238aSAlexander Graf } 22540a6238aSAlexander Graf bm->cur_prd_addr += l; 22640a6238aSAlexander Graf bm->cur_prd_len -= l; 22740a6238aSAlexander Graf s->io_buffer_index += l; 22840a6238aSAlexander Graf } 22940a6238aSAlexander Graf } 23040a6238aSAlexander Graf return 1; 23140a6238aSAlexander Graf } 23240a6238aSAlexander Graf 2330e7ce54cSPaolo Bonzini static void bmdma_set_inactive(IDEDMA *dma, bool more) 23440a6238aSAlexander Graf { 23540a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 23640a6238aSAlexander Graf 23740a6238aSAlexander Graf bm->dma_cb = NULL; 2380e7ce54cSPaolo Bonzini if (more) { 2390e7ce54cSPaolo Bonzini bm->status |= BM_STATUS_DMAING; 2400e7ce54cSPaolo Bonzini } else { 2410e7ce54cSPaolo Bonzini bm->status &= ~BM_STATUS_DMAING; 2420e7ce54cSPaolo Bonzini } 24340a6238aSAlexander Graf } 24440a6238aSAlexander Graf 245bd8892c4SPaolo Bonzini static void bmdma_restart_dma(IDEDMA *dma) 24640a6238aSAlexander Graf { 24740a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 24840a6238aSAlexander Graf 24906b95b1eSPaolo Bonzini bm->cur_addr = bm->addr; 25040a6238aSAlexander Graf } 25140a6238aSAlexander Graf 25240a6238aSAlexander Graf static void bmdma_cancel(BMDMAState *bm) 25340a6238aSAlexander Graf { 25440a6238aSAlexander Graf if (bm->status & BM_STATUS_DMAING) { 25540a6238aSAlexander Graf /* cancel DMA request */ 2560e7ce54cSPaolo Bonzini bmdma_set_inactive(&bm->dma, false); 25740a6238aSAlexander Graf } 25840a6238aSAlexander Graf } 25940a6238aSAlexander Graf 2601374bec0SPaolo Bonzini static void bmdma_reset(IDEDMA *dma) 26140a6238aSAlexander Graf { 26240a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 26340a6238aSAlexander Graf 2643eee2611SJohn Snow trace_bmdma_reset(); 26540a6238aSAlexander Graf bmdma_cancel(bm); 26640a6238aSAlexander Graf bm->cmd = 0; 26740a6238aSAlexander Graf bm->status = 0; 26840a6238aSAlexander Graf bm->addr = 0; 26940a6238aSAlexander Graf bm->cur_addr = 0; 27040a6238aSAlexander Graf bm->cur_prd_last = 0; 27140a6238aSAlexander Graf bm->cur_prd_addr = 0; 27240a6238aSAlexander Graf bm->cur_prd_len = 0; 27340a6238aSAlexander Graf } 27440a6238aSAlexander Graf 27540a6238aSAlexander Graf static void bmdma_irq(void *opaque, int n, int level) 27640a6238aSAlexander Graf { 27740a6238aSAlexander Graf BMDMAState *bm = opaque; 27840a6238aSAlexander Graf 27940a6238aSAlexander Graf if (!level) { 28040a6238aSAlexander Graf /* pass through lower */ 28140a6238aSAlexander Graf qemu_set_irq(bm->irq, level); 28240a6238aSAlexander Graf return; 28340a6238aSAlexander Graf } 28440a6238aSAlexander Graf 28540a6238aSAlexander Graf bm->status |= BM_STATUS_INT; 28640a6238aSAlexander Graf 28740a6238aSAlexander Graf /* trigger the real irq */ 28840a6238aSAlexander Graf qemu_set_irq(bm->irq, level); 28940a6238aSAlexander Graf } 29040a6238aSAlexander Graf 291a9deb8c6SAvi Kivity void bmdma_cmd_writeb(BMDMAState *bm, uint32_t val) 292977e1244SGerd Hoffmann { 2933eee2611SJohn Snow trace_bmdma_cmd_writeb(val); 294c29947bbSKevin Wolf 295c29947bbSKevin Wolf /* Ignore writes to SSBM if it keeps the old value */ 296c29947bbSKevin Wolf if ((val & BM_CMD_START) != (bm->cmd & BM_CMD_START)) { 297977e1244SGerd Hoffmann if (!(val & BM_CMD_START)) { 29886698a12SJohn Snow ide_cancel_dma_sync(idebus_active_if(bm->bus)); 299b39f9612SKevin Wolf bm->status &= ~BM_STATUS_DMAING; 300977e1244SGerd Hoffmann } else { 301b76876e6SKevin Wolf bm->cur_addr = bm->addr; 302977e1244SGerd Hoffmann if (!(bm->status & BM_STATUS_DMAING)) { 303977e1244SGerd Hoffmann bm->status |= BM_STATUS_DMAING; 304977e1244SGerd Hoffmann /* start dma transfer if possible */ 305977e1244SGerd Hoffmann if (bm->dma_cb) 30640a6238aSAlexander Graf bm->dma_cb(bmdma_active_if(bm), 0); 307977e1244SGerd Hoffmann } 308977e1244SGerd Hoffmann } 309977e1244SGerd Hoffmann } 310977e1244SGerd Hoffmann 311c29947bbSKevin Wolf bm->cmd = val & 0x09; 312c29947bbSKevin Wolf } 313c29947bbSKevin Wolf 314a8170e5eSAvi Kivity static uint64_t bmdma_addr_read(void *opaque, hwaddr addr, 315a9deb8c6SAvi Kivity unsigned width) 316977e1244SGerd Hoffmann { 317a9deb8c6SAvi Kivity BMDMAState *bm = opaque; 3189fbef1acSAvi Kivity uint32_t mask = (1ULL << (width * 8)) - 1; 319a9deb8c6SAvi Kivity uint64_t data; 3209fbef1acSAvi Kivity 321a9deb8c6SAvi Kivity data = (bm->addr >> (addr * 8)) & mask; 3223eee2611SJohn Snow trace_bmdma_addr_read(data); 323a9deb8c6SAvi Kivity return data; 324977e1244SGerd Hoffmann } 325977e1244SGerd Hoffmann 326a8170e5eSAvi Kivity static void bmdma_addr_write(void *opaque, hwaddr addr, 327a9deb8c6SAvi Kivity uint64_t data, unsigned width) 328977e1244SGerd Hoffmann { 329a9deb8c6SAvi Kivity BMDMAState *bm = opaque; 3309fbef1acSAvi Kivity int shift = addr * 8; 3319fbef1acSAvi Kivity uint32_t mask = (1ULL << (width * 8)) - 1; 3329fbef1acSAvi Kivity 3333eee2611SJohn Snow trace_bmdma_addr_write(data); 3349fbef1acSAvi Kivity bm->addr &= ~(mask << shift); 3359fbef1acSAvi Kivity bm->addr |= ((data & mask) << shift) & ~3; 336977e1244SGerd Hoffmann } 337977e1244SGerd Hoffmann 338a9deb8c6SAvi Kivity MemoryRegionOps bmdma_addr_ioport_ops = { 3399fbef1acSAvi Kivity .read = bmdma_addr_read, 3409fbef1acSAvi Kivity .write = bmdma_addr_write, 341a9deb8c6SAvi Kivity .endianness = DEVICE_LITTLE_ENDIAN, 3429fbef1acSAvi Kivity }; 343977e1244SGerd Hoffmann 3445ee84c33SJuan Quintela static bool ide_bmdma_current_needed(void *opaque) 3455ee84c33SJuan Quintela { 3465ee84c33SJuan Quintela BMDMAState *bm = opaque; 3475ee84c33SJuan Quintela 3485ee84c33SJuan Quintela return (bm->cur_prd_len != 0); 3495ee84c33SJuan Quintela } 3505ee84c33SJuan Quintela 351def93791SKevin Wolf static bool ide_bmdma_status_needed(void *opaque) 352def93791SKevin Wolf { 353def93791SKevin Wolf BMDMAState *bm = opaque; 354def93791SKevin Wolf 355def93791SKevin Wolf /* Older versions abused some bits in the status register for internal 356def93791SKevin Wolf * error state. If any of these bits are set, we must add a subsection to 357def93791SKevin Wolf * transfer the real status register */ 358def93791SKevin Wolf uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS; 359def93791SKevin Wolf 360def93791SKevin Wolf return ((bm->status & abused_bits) != 0); 361def93791SKevin Wolf } 362def93791SKevin Wolf 36344b1ff31SDr. David Alan Gilbert static int ide_bmdma_pre_save(void *opaque) 364def93791SKevin Wolf { 365def93791SKevin Wolf BMDMAState *bm = opaque; 366def93791SKevin Wolf uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS; 367def93791SKevin Wolf 368218fd37cSPavel Butsykin if (!(bm->status & BM_STATUS_DMAING) && bm->dma_cb) { 369218fd37cSPavel Butsykin bm->bus->error_status = 370218fd37cSPavel Butsykin ide_dma_cmd_to_retry(bmdma_active_if(bm)->dma_cmd); 371218fd37cSPavel Butsykin } 372a96cb236SPaolo Bonzini bm->migration_retry_unit = bm->bus->retry_unit; 373dc5d0af4SPaolo Bonzini bm->migration_retry_sector_num = bm->bus->retry_sector_num; 374dc5d0af4SPaolo Bonzini bm->migration_retry_nsector = bm->bus->retry_nsector; 375def93791SKevin Wolf bm->migration_compat_status = 376def93791SKevin Wolf (bm->status & ~abused_bits) | (bm->bus->error_status & abused_bits); 37744b1ff31SDr. David Alan Gilbert 37844b1ff31SDr. David Alan Gilbert return 0; 379def93791SKevin Wolf } 380def93791SKevin Wolf 381def93791SKevin Wolf /* This function accesses bm->bus->error_status which is loaded only after 382def93791SKevin Wolf * BMDMA itself. This is why the function is called from ide_pci_post_load 383def93791SKevin Wolf * instead of being registered with VMState where it would run too early. */ 384def93791SKevin Wolf static int ide_bmdma_post_load(void *opaque, int version_id) 385def93791SKevin Wolf { 386def93791SKevin Wolf BMDMAState *bm = opaque; 387def93791SKevin Wolf uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS; 388def93791SKevin Wolf 389def93791SKevin Wolf if (bm->status == 0) { 390def93791SKevin Wolf bm->status = bm->migration_compat_status & ~abused_bits; 391def93791SKevin Wolf bm->bus->error_status |= bm->migration_compat_status & abused_bits; 392def93791SKevin Wolf } 393a96cb236SPaolo Bonzini if (bm->bus->error_status) { 394dc5d0af4SPaolo Bonzini bm->bus->retry_sector_num = bm->migration_retry_sector_num; 395dc5d0af4SPaolo Bonzini bm->bus->retry_nsector = bm->migration_retry_nsector; 396a96cb236SPaolo Bonzini bm->bus->retry_unit = bm->migration_retry_unit; 397a96cb236SPaolo Bonzini } 398def93791SKevin Wolf 399def93791SKevin Wolf return 0; 400def93791SKevin Wolf } 401def93791SKevin Wolf 4025ee84c33SJuan Quintela static const VMStateDescription vmstate_bmdma_current = { 4035ee84c33SJuan Quintela .name = "ide bmdma_current", 4045ee84c33SJuan Quintela .version_id = 1, 4055ee84c33SJuan Quintela .minimum_version_id = 1, 4065cd8cadaSJuan Quintela .needed = ide_bmdma_current_needed, 4075ee84c33SJuan Quintela .fields = (VMStateField[]) { 4085ee84c33SJuan Quintela VMSTATE_UINT32(cur_addr, BMDMAState), 4095ee84c33SJuan Quintela VMSTATE_UINT32(cur_prd_last, BMDMAState), 4105ee84c33SJuan Quintela VMSTATE_UINT32(cur_prd_addr, BMDMAState), 4115ee84c33SJuan Quintela VMSTATE_UINT32(cur_prd_len, BMDMAState), 4125ee84c33SJuan Quintela VMSTATE_END_OF_LIST() 4135ee84c33SJuan Quintela } 4145ee84c33SJuan Quintela }; 4155ee84c33SJuan Quintela 41606ab66cfSStefan Weil static const VMStateDescription vmstate_bmdma_status = { 417def93791SKevin Wolf .name ="ide bmdma/status", 418def93791SKevin Wolf .version_id = 1, 419def93791SKevin Wolf .minimum_version_id = 1, 4205cd8cadaSJuan Quintela .needed = ide_bmdma_status_needed, 421def93791SKevin Wolf .fields = (VMStateField[]) { 422def93791SKevin Wolf VMSTATE_UINT8(status, BMDMAState), 423def93791SKevin Wolf VMSTATE_END_OF_LIST() 424def93791SKevin Wolf } 425def93791SKevin Wolf }; 4265ee84c33SJuan Quintela 427407a4f30SJuan Quintela static const VMStateDescription vmstate_bmdma = { 428407a4f30SJuan Quintela .name = "ide bmdma", 42957338424SJuan Quintela .version_id = 3, 430407a4f30SJuan Quintela .minimum_version_id = 0, 431def93791SKevin Wolf .pre_save = ide_bmdma_pre_save, 432407a4f30SJuan Quintela .fields = (VMStateField[]) { 433407a4f30SJuan Quintela VMSTATE_UINT8(cmd, BMDMAState), 434def93791SKevin Wolf VMSTATE_UINT8(migration_compat_status, BMDMAState), 435407a4f30SJuan Quintela VMSTATE_UINT32(addr, BMDMAState), 436dc5d0af4SPaolo Bonzini VMSTATE_INT64(migration_retry_sector_num, BMDMAState), 437dc5d0af4SPaolo Bonzini VMSTATE_UINT32(migration_retry_nsector, BMDMAState), 438a96cb236SPaolo Bonzini VMSTATE_UINT8(migration_retry_unit, BMDMAState), 439407a4f30SJuan Quintela VMSTATE_END_OF_LIST() 4405ee84c33SJuan Quintela }, 4415cd8cadaSJuan Quintela .subsections = (const VMStateDescription*[]) { 4425cd8cadaSJuan Quintela &vmstate_bmdma_current, 4435cd8cadaSJuan Quintela &vmstate_bmdma_status, 4445cd8cadaSJuan Quintela NULL 445407a4f30SJuan Quintela } 446407a4f30SJuan Quintela }; 447407a4f30SJuan Quintela 448407a4f30SJuan Quintela static int ide_pci_post_load(void *opaque, int version_id) 449977e1244SGerd Hoffmann { 450977e1244SGerd Hoffmann PCIIDEState *d = opaque; 451977e1244SGerd Hoffmann int i; 452977e1244SGerd Hoffmann 453977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 454407a4f30SJuan Quintela /* current versions always store 0/1, but older version 455407a4f30SJuan Quintela stored bigger values. We only need last bit */ 456a96cb236SPaolo Bonzini d->bmdma[i].migration_retry_unit &= 1; 457def93791SKevin Wolf ide_bmdma_post_load(&d->bmdma[i], -1); 458977e1244SGerd Hoffmann } 459def93791SKevin Wolf 460977e1244SGerd Hoffmann return 0; 461977e1244SGerd Hoffmann } 462977e1244SGerd Hoffmann 463407a4f30SJuan Quintela const VMStateDescription vmstate_ide_pci = { 464407a4f30SJuan Quintela .name = "ide", 46557338424SJuan Quintela .version_id = 3, 466407a4f30SJuan Quintela .minimum_version_id = 0, 467407a4f30SJuan Quintela .post_load = ide_pci_post_load, 468407a4f30SJuan Quintela .fields = (VMStateField[]) { 469f6c11d56SAndreas Färber VMSTATE_PCI_DEVICE(parent_obj, PCIIDEState), 470407a4f30SJuan Quintela VMSTATE_STRUCT_ARRAY(bmdma, PCIIDEState, 2, 0, 471407a4f30SJuan Quintela vmstate_bmdma, BMDMAState), 472407a4f30SJuan Quintela VMSTATE_IDE_BUS_ARRAY(bus, PCIIDEState, 2), 473407a4f30SJuan Quintela VMSTATE_IDE_DRIVES(bus[0].ifs, PCIIDEState), 474407a4f30SJuan Quintela VMSTATE_IDE_DRIVES(bus[1].ifs, PCIIDEState), 475407a4f30SJuan Quintela VMSTATE_END_OF_LIST() 476407a4f30SJuan Quintela } 477407a4f30SJuan Quintela }; 478407a4f30SJuan Quintela 479df45d38fSBALATON Zoltan /* hd_table must contain 4 block drivers */ 480*be1765f3SBALATON Zoltan void pci_ide_create_devs(PCIDevice *dev) 481feef3102SGerd Hoffmann { 482f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 483*be1765f3SBALATON Zoltan DriveInfo *hd_table[2 * MAX_IDE_DEVS]; 484feef3102SGerd Hoffmann static const int bus[4] = { 0, 0, 1, 1 }; 485feef3102SGerd Hoffmann static const int unit[4] = { 0, 1, 0, 1 }; 486feef3102SGerd Hoffmann int i; 487feef3102SGerd Hoffmann 488*be1765f3SBALATON Zoltan ide_drive_get(hd_table, ARRAY_SIZE(hd_table)); 489feef3102SGerd Hoffmann for (i = 0; i < 4; i++) { 490417adc2dSBALATON Zoltan if (hd_table[i]) { 4911f850f10SGerd Hoffmann ide_create_drive(d->bus + bus[i], unit[i], hd_table[i]); 492feef3102SGerd Hoffmann } 493feef3102SGerd Hoffmann } 494417adc2dSBALATON Zoltan } 49540a6238aSAlexander Graf 49640a6238aSAlexander Graf static const struct IDEDMAOps bmdma_ops = { 49740a6238aSAlexander Graf .start_dma = bmdma_start_dma, 49840a6238aSAlexander Graf .prepare_buf = bmdma_prepare_buf, 49940a6238aSAlexander Graf .rw_buf = bmdma_rw_buf, 500bd8892c4SPaolo Bonzini .restart_dma = bmdma_restart_dma, 50140a6238aSAlexander Graf .set_inactive = bmdma_set_inactive, 50240a6238aSAlexander Graf .reset = bmdma_reset, 50340a6238aSAlexander Graf }; 50440a6238aSAlexander Graf 505a9deb8c6SAvi Kivity void bmdma_init(IDEBus *bus, BMDMAState *bm, PCIIDEState *d) 50640a6238aSAlexander Graf { 50740a6238aSAlexander Graf if (bus->dma == &bm->dma) { 50840a6238aSAlexander Graf return; 50940a6238aSAlexander Graf } 51040a6238aSAlexander Graf 51140a6238aSAlexander Graf bm->dma.ops = &bmdma_ops; 51240a6238aSAlexander Graf bus->dma = &bm->dma; 51340a6238aSAlexander Graf bm->irq = bus->irq; 5146e38a4baSShannon Zhao bus->irq = qemu_allocate_irq(bmdma_irq, bm, 0); 515a9deb8c6SAvi Kivity bm->pci_dev = d; 51640a6238aSAlexander Graf } 517f6c11d56SAndreas Färber 518f6c11d56SAndreas Färber static const TypeInfo pci_ide_type_info = { 519f6c11d56SAndreas Färber .name = TYPE_PCI_IDE, 520f6c11d56SAndreas Färber .parent = TYPE_PCI_DEVICE, 521f6c11d56SAndreas Färber .instance_size = sizeof(PCIIDEState), 522f6c11d56SAndreas Färber .abstract = true, 523fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 524fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 525fd3b02c8SEduardo Habkost { }, 526fd3b02c8SEduardo Habkost }, 527f6c11d56SAndreas Färber }; 528f6c11d56SAndreas Färber 529f6c11d56SAndreas Färber static void pci_ide_register_types(void) 530f6c11d56SAndreas Färber { 531f6c11d56SAndreas Färber type_register_static(&pci_ide_type_info); 532f6c11d56SAndreas Färber } 533f6c11d56SAndreas Färber 534f6c11d56SAndreas Färber type_init(pci_ide_register_types) 535