1977e1244SGerd Hoffmann /* 2977e1244SGerd Hoffmann * QEMU IDE Emulation: PCI Bus support. 3977e1244SGerd Hoffmann * 4977e1244SGerd Hoffmann * Copyright (c) 2003 Fabrice Bellard 5977e1244SGerd Hoffmann * Copyright (c) 2006 Openedhand Ltd. 6977e1244SGerd Hoffmann * 7977e1244SGerd Hoffmann * Permission is hereby granted, free of charge, to any person obtaining a copy 8977e1244SGerd Hoffmann * of this software and associated documentation files (the "Software"), to deal 9977e1244SGerd Hoffmann * in the Software without restriction, including without limitation the rights 10977e1244SGerd Hoffmann * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11977e1244SGerd Hoffmann * copies of the Software, and to permit persons to whom the Software is 12977e1244SGerd Hoffmann * furnished to do so, subject to the following conditions: 13977e1244SGerd Hoffmann * 14977e1244SGerd Hoffmann * The above copyright notice and this permission notice shall be included in 15977e1244SGerd Hoffmann * all copies or substantial portions of the Software. 16977e1244SGerd Hoffmann * 17977e1244SGerd Hoffmann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18977e1244SGerd Hoffmann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19977e1244SGerd Hoffmann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20977e1244SGerd Hoffmann * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21977e1244SGerd Hoffmann * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22977e1244SGerd Hoffmann * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 23977e1244SGerd Hoffmann * THE SOFTWARE. 24977e1244SGerd Hoffmann */ 2559f2a787SGerd Hoffmann #include <hw/hw.h> 260d09e41aSPaolo Bonzini #include <hw/i386/pc.h> 27a2cb15b0SMichael S. Tsirkin #include <hw/pci/pci.h> 280d09e41aSPaolo Bonzini #include <hw/isa/isa.h> 294be74634SMarkus Armbruster #include "sysemu/block-backend.h" 309c17d615SPaolo Bonzini #include "sysemu/dma.h" 313251bdcfSJohn Snow #include "qemu/error-report.h" 3265c0f135SJuan Quintela #include <hw/ide/pci.h> 33977e1244SGerd Hoffmann 3440a6238aSAlexander Graf #define BMDMA_PAGE_SIZE 4096 3540a6238aSAlexander Graf 367e2648dfSPaolo Bonzini #define BM_MIGRATION_COMPAT_STATUS_BITS \ 37fd648f10SPaolo Bonzini (IDE_RETRY_DMA | IDE_RETRY_PIO | \ 38fd648f10SPaolo Bonzini IDE_RETRY_READ | IDE_RETRY_FLUSH) 397e2648dfSPaolo Bonzini 4040a6238aSAlexander Graf static void bmdma_start_dma(IDEDMA *dma, IDEState *s, 41097310b5SMarkus Armbruster BlockCompletionFunc *dma_cb) 4240a6238aSAlexander Graf { 4340a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 4440a6238aSAlexander Graf 4540a6238aSAlexander Graf bm->dma_cb = dma_cb; 4640a6238aSAlexander Graf bm->cur_prd_last = 0; 4740a6238aSAlexander Graf bm->cur_prd_addr = 0; 4840a6238aSAlexander Graf bm->cur_prd_len = 0; 4940a6238aSAlexander Graf bm->sector_num = ide_get_sector(s); 5040a6238aSAlexander Graf bm->nsector = s->nsector; 5140a6238aSAlexander Graf 5240a6238aSAlexander Graf if (bm->status & BM_STATUS_DMAING) { 5340a6238aSAlexander Graf bm->dma_cb(bmdma_active_if(bm), 0); 5440a6238aSAlexander Graf } 5540a6238aSAlexander Graf } 5640a6238aSAlexander Graf 573251bdcfSJohn Snow /** 583251bdcfSJohn Snow * Return the number of bytes successfully prepared. 593251bdcfSJohn Snow * -1 on error. 603251bdcfSJohn Snow */ 613251bdcfSJohn Snow static int32_t bmdma_prepare_buf(IDEDMA *dma, int is_write) 6240a6238aSAlexander Graf { 6340a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 6440a6238aSAlexander Graf IDEState *s = bmdma_active_if(bm); 65f6c11d56SAndreas Färber PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev); 6640a6238aSAlexander Graf struct { 6740a6238aSAlexander Graf uint32_t addr; 6840a6238aSAlexander Graf uint32_t size; 6940a6238aSAlexander Graf } prd; 7040a6238aSAlexander Graf int l, len; 7140a6238aSAlexander Graf 72f6c11d56SAndreas Färber pci_dma_sglist_init(&s->sg, pci_dev, 73552908feSDavid Gibson s->nsector / (BMDMA_PAGE_SIZE / 512) + 1); 7440a6238aSAlexander Graf s->io_buffer_size = 0; 7540a6238aSAlexander Graf for(;;) { 7640a6238aSAlexander Graf if (bm->cur_prd_len == 0) { 7740a6238aSAlexander Graf /* end of table (with a fail safe of one page) */ 7840a6238aSAlexander Graf if (bm->cur_prd_last || 793251bdcfSJohn Snow (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE) { 803251bdcfSJohn Snow return s->io_buffer_size; 813251bdcfSJohn Snow } 82f6c11d56SAndreas Färber pci_dma_read(pci_dev, bm->cur_addr, &prd, 8); 8340a6238aSAlexander Graf bm->cur_addr += 8; 8440a6238aSAlexander Graf prd.addr = le32_to_cpu(prd.addr); 8540a6238aSAlexander Graf prd.size = le32_to_cpu(prd.size); 8640a6238aSAlexander Graf len = prd.size & 0xfffe; 8740a6238aSAlexander Graf if (len == 0) 8840a6238aSAlexander Graf len = 0x10000; 8940a6238aSAlexander Graf bm->cur_prd_len = len; 9040a6238aSAlexander Graf bm->cur_prd_addr = prd.addr; 9140a6238aSAlexander Graf bm->cur_prd_last = (prd.size & 0x80000000); 9240a6238aSAlexander Graf } 9340a6238aSAlexander Graf l = bm->cur_prd_len; 9440a6238aSAlexander Graf if (l > 0) { 9540a6238aSAlexander Graf qemu_sglist_add(&s->sg, bm->cur_prd_addr, l); 963251bdcfSJohn Snow 973251bdcfSJohn Snow /* Note: We limit the max transfer to be 2GiB. 983251bdcfSJohn Snow * This should accommodate the largest ATA transaction 993251bdcfSJohn Snow * for LBA48 (65,536 sectors) and 32K sector sizes. */ 1003251bdcfSJohn Snow if (s->sg.size > INT32_MAX) { 1013251bdcfSJohn Snow error_report("IDE: sglist describes more than 2GiB.\n"); 1023251bdcfSJohn Snow break; 1033251bdcfSJohn Snow } 10440a6238aSAlexander Graf bm->cur_prd_addr += l; 10540a6238aSAlexander Graf bm->cur_prd_len -= l; 10640a6238aSAlexander Graf s->io_buffer_size += l; 10740a6238aSAlexander Graf } 10840a6238aSAlexander Graf } 1093251bdcfSJohn Snow 1103251bdcfSJohn Snow qemu_sglist_destroy(&s->sg); 1113251bdcfSJohn Snow s->io_buffer_size = 0; 1123251bdcfSJohn Snow return -1; 11340a6238aSAlexander Graf } 11440a6238aSAlexander Graf 11540a6238aSAlexander Graf /* return 0 if buffer completed */ 11640a6238aSAlexander Graf static int bmdma_rw_buf(IDEDMA *dma, int is_write) 11740a6238aSAlexander Graf { 11840a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 11940a6238aSAlexander Graf IDEState *s = bmdma_active_if(bm); 120f6c11d56SAndreas Färber PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev); 12140a6238aSAlexander Graf struct { 12240a6238aSAlexander Graf uint32_t addr; 12340a6238aSAlexander Graf uint32_t size; 12440a6238aSAlexander Graf } prd; 12540a6238aSAlexander Graf int l, len; 12640a6238aSAlexander Graf 12740a6238aSAlexander Graf for(;;) { 12840a6238aSAlexander Graf l = s->io_buffer_size - s->io_buffer_index; 12940a6238aSAlexander Graf if (l <= 0) 13040a6238aSAlexander Graf break; 13140a6238aSAlexander Graf if (bm->cur_prd_len == 0) { 13240a6238aSAlexander Graf /* end of table (with a fail safe of one page) */ 13340a6238aSAlexander Graf if (bm->cur_prd_last || 13440a6238aSAlexander Graf (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE) 13540a6238aSAlexander Graf return 0; 136f6c11d56SAndreas Färber pci_dma_read(pci_dev, bm->cur_addr, &prd, 8); 13740a6238aSAlexander Graf bm->cur_addr += 8; 13840a6238aSAlexander Graf prd.addr = le32_to_cpu(prd.addr); 13940a6238aSAlexander Graf prd.size = le32_to_cpu(prd.size); 14040a6238aSAlexander Graf len = prd.size & 0xfffe; 14140a6238aSAlexander Graf if (len == 0) 14240a6238aSAlexander Graf len = 0x10000; 14340a6238aSAlexander Graf bm->cur_prd_len = len; 14440a6238aSAlexander Graf bm->cur_prd_addr = prd.addr; 14540a6238aSAlexander Graf bm->cur_prd_last = (prd.size & 0x80000000); 14640a6238aSAlexander Graf } 14740a6238aSAlexander Graf if (l > bm->cur_prd_len) 14840a6238aSAlexander Graf l = bm->cur_prd_len; 14940a6238aSAlexander Graf if (l > 0) { 15040a6238aSAlexander Graf if (is_write) { 151f6c11d56SAndreas Färber pci_dma_write(pci_dev, bm->cur_prd_addr, 15240a6238aSAlexander Graf s->io_buffer + s->io_buffer_index, l); 15340a6238aSAlexander Graf } else { 154f6c11d56SAndreas Färber pci_dma_read(pci_dev, bm->cur_prd_addr, 15540a6238aSAlexander Graf s->io_buffer + s->io_buffer_index, l); 15640a6238aSAlexander Graf } 15740a6238aSAlexander Graf bm->cur_prd_addr += l; 15840a6238aSAlexander Graf bm->cur_prd_len -= l; 15940a6238aSAlexander Graf s->io_buffer_index += l; 16040a6238aSAlexander Graf } 16140a6238aSAlexander Graf } 16240a6238aSAlexander Graf return 1; 16340a6238aSAlexander Graf } 16440a6238aSAlexander Graf 1650e7ce54cSPaolo Bonzini static void bmdma_set_inactive(IDEDMA *dma, bool more) 16640a6238aSAlexander Graf { 16740a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 16840a6238aSAlexander Graf 16940a6238aSAlexander Graf bm->dma_cb = NULL; 1700e7ce54cSPaolo Bonzini if (more) { 1710e7ce54cSPaolo Bonzini bm->status |= BM_STATUS_DMAING; 1720e7ce54cSPaolo Bonzini } else { 1730e7ce54cSPaolo Bonzini bm->status &= ~BM_STATUS_DMAING; 1740e7ce54cSPaolo Bonzini } 17540a6238aSAlexander Graf } 17640a6238aSAlexander Graf 177bd8892c4SPaolo Bonzini static void bmdma_restart_dma(IDEDMA *dma) 17840a6238aSAlexander Graf { 179bd8892c4SPaolo Bonzini BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 18040a6238aSAlexander Graf IDEState *s = bmdma_active_if(bm); 18140a6238aSAlexander Graf 18240a6238aSAlexander Graf ide_set_sector(s, bm->sector_num); 18306b95b1eSPaolo Bonzini s->nsector = bm->nsector; 18406b95b1eSPaolo Bonzini bm->cur_addr = bm->addr; 18506b95b1eSPaolo Bonzini } 18606b95b1eSPaolo Bonzini 18740a6238aSAlexander Graf static void bmdma_cancel(BMDMAState *bm) 18840a6238aSAlexander Graf { 18940a6238aSAlexander Graf if (bm->status & BM_STATUS_DMAING) { 19040a6238aSAlexander Graf /* cancel DMA request */ 1910e7ce54cSPaolo Bonzini bmdma_set_inactive(&bm->dma, false); 19240a6238aSAlexander Graf } 19340a6238aSAlexander Graf } 19440a6238aSAlexander Graf 1951374bec0SPaolo Bonzini static void bmdma_reset(IDEDMA *dma) 19640a6238aSAlexander Graf { 19740a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 19840a6238aSAlexander Graf 19940a6238aSAlexander Graf #ifdef DEBUG_IDE 20040a6238aSAlexander Graf printf("ide: dma_reset\n"); 20140a6238aSAlexander Graf #endif 20240a6238aSAlexander Graf bmdma_cancel(bm); 20340a6238aSAlexander Graf bm->cmd = 0; 20440a6238aSAlexander Graf bm->status = 0; 20540a6238aSAlexander Graf bm->addr = 0; 20640a6238aSAlexander Graf bm->cur_addr = 0; 20740a6238aSAlexander Graf bm->cur_prd_last = 0; 20840a6238aSAlexander Graf bm->cur_prd_addr = 0; 20940a6238aSAlexander Graf bm->cur_prd_len = 0; 21040a6238aSAlexander Graf bm->sector_num = 0; 21140a6238aSAlexander Graf bm->nsector = 0; 21240a6238aSAlexander Graf } 21340a6238aSAlexander Graf 21440a6238aSAlexander Graf static void bmdma_irq(void *opaque, int n, int level) 21540a6238aSAlexander Graf { 21640a6238aSAlexander Graf BMDMAState *bm = opaque; 21740a6238aSAlexander Graf 21840a6238aSAlexander Graf if (!level) { 21940a6238aSAlexander Graf /* pass through lower */ 22040a6238aSAlexander Graf qemu_set_irq(bm->irq, level); 22140a6238aSAlexander Graf return; 22240a6238aSAlexander Graf } 22340a6238aSAlexander Graf 22440a6238aSAlexander Graf bm->status |= BM_STATUS_INT; 22540a6238aSAlexander Graf 22640a6238aSAlexander Graf /* trigger the real irq */ 22740a6238aSAlexander Graf qemu_set_irq(bm->irq, level); 22840a6238aSAlexander Graf } 22940a6238aSAlexander Graf 230a9deb8c6SAvi Kivity void bmdma_cmd_writeb(BMDMAState *bm, uint32_t val) 231977e1244SGerd Hoffmann { 232977e1244SGerd Hoffmann #ifdef DEBUG_IDE 233977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 234977e1244SGerd Hoffmann #endif 235c29947bbSKevin Wolf 236c29947bbSKevin Wolf /* Ignore writes to SSBM if it keeps the old value */ 237c29947bbSKevin Wolf if ((val & BM_CMD_START) != (bm->cmd & BM_CMD_START)) { 238977e1244SGerd Hoffmann if (!(val & BM_CMD_START)) { 239953844d1SAndrea Arcangeli /* 240953844d1SAndrea Arcangeli * We can't cancel Scatter Gather DMA in the middle of the 241953844d1SAndrea Arcangeli * operation or a partial (not full) DMA transfer would reach 242953844d1SAndrea Arcangeli * the storage so we wait for completion instead (we beahve 243953844d1SAndrea Arcangeli * like if the DMA was completed by the time the guest trying 244953844d1SAndrea Arcangeli * to cancel dma with bmdma_cmd_writeb with BM_CMD_START not 245953844d1SAndrea Arcangeli * set). 246953844d1SAndrea Arcangeli * 247953844d1SAndrea Arcangeli * In the future we'll be able to safely cancel the I/O if the 248953844d1SAndrea Arcangeli * whole DMA operation will be submitted to disk with a single 249953844d1SAndrea Arcangeli * aio operation with preadv/pwritev. 250953844d1SAndrea Arcangeli */ 25140a6238aSAlexander Graf if (bm->bus->dma->aiocb) { 2524be74634SMarkus Armbruster blk_drain_all(); 2532860e3ebSKevin Wolf assert(bm->bus->dma->aiocb == NULL); 254953844d1SAndrea Arcangeli } 255b39f9612SKevin Wolf bm->status &= ~BM_STATUS_DMAING; 256977e1244SGerd Hoffmann } else { 257b76876e6SKevin Wolf bm->cur_addr = bm->addr; 258977e1244SGerd Hoffmann if (!(bm->status & BM_STATUS_DMAING)) { 259977e1244SGerd Hoffmann bm->status |= BM_STATUS_DMAING; 260977e1244SGerd Hoffmann /* start dma transfer if possible */ 261977e1244SGerd Hoffmann if (bm->dma_cb) 26240a6238aSAlexander Graf bm->dma_cb(bmdma_active_if(bm), 0); 263977e1244SGerd Hoffmann } 264977e1244SGerd Hoffmann } 265977e1244SGerd Hoffmann } 266977e1244SGerd Hoffmann 267c29947bbSKevin Wolf bm->cmd = val & 0x09; 268c29947bbSKevin Wolf } 269c29947bbSKevin Wolf 270a8170e5eSAvi Kivity static uint64_t bmdma_addr_read(void *opaque, hwaddr addr, 271a9deb8c6SAvi Kivity unsigned width) 272977e1244SGerd Hoffmann { 273a9deb8c6SAvi Kivity BMDMAState *bm = opaque; 2749fbef1acSAvi Kivity uint32_t mask = (1ULL << (width * 8)) - 1; 275a9deb8c6SAvi Kivity uint64_t data; 2769fbef1acSAvi Kivity 277a9deb8c6SAvi Kivity data = (bm->addr >> (addr * 8)) & mask; 278977e1244SGerd Hoffmann #ifdef DEBUG_IDE 279cb67be85SHervé Poussineau printf("%s: 0x%08x\n", __func__, (unsigned)data); 280977e1244SGerd Hoffmann #endif 281a9deb8c6SAvi Kivity return data; 282977e1244SGerd Hoffmann } 283977e1244SGerd Hoffmann 284a8170e5eSAvi Kivity static void bmdma_addr_write(void *opaque, hwaddr addr, 285a9deb8c6SAvi Kivity uint64_t data, unsigned width) 286977e1244SGerd Hoffmann { 287a9deb8c6SAvi Kivity BMDMAState *bm = opaque; 2889fbef1acSAvi Kivity int shift = addr * 8; 2899fbef1acSAvi Kivity uint32_t mask = (1ULL << (width * 8)) - 1; 2909fbef1acSAvi Kivity 291977e1244SGerd Hoffmann #ifdef DEBUG_IDE 2929fbef1acSAvi Kivity printf("%s: 0x%08x\n", __func__, (unsigned)data); 293977e1244SGerd Hoffmann #endif 2949fbef1acSAvi Kivity bm->addr &= ~(mask << shift); 2959fbef1acSAvi Kivity bm->addr |= ((data & mask) << shift) & ~3; 296977e1244SGerd Hoffmann } 297977e1244SGerd Hoffmann 298a9deb8c6SAvi Kivity MemoryRegionOps bmdma_addr_ioport_ops = { 2999fbef1acSAvi Kivity .read = bmdma_addr_read, 3009fbef1acSAvi Kivity .write = bmdma_addr_write, 301a9deb8c6SAvi Kivity .endianness = DEVICE_LITTLE_ENDIAN, 3029fbef1acSAvi Kivity }; 303977e1244SGerd Hoffmann 3045ee84c33SJuan Quintela static bool ide_bmdma_current_needed(void *opaque) 3055ee84c33SJuan Quintela { 3065ee84c33SJuan Quintela BMDMAState *bm = opaque; 3075ee84c33SJuan Quintela 3085ee84c33SJuan Quintela return (bm->cur_prd_len != 0); 3095ee84c33SJuan Quintela } 3105ee84c33SJuan Quintela 311def93791SKevin Wolf static bool ide_bmdma_status_needed(void *opaque) 312def93791SKevin Wolf { 313def93791SKevin Wolf BMDMAState *bm = opaque; 314def93791SKevin Wolf 315def93791SKevin Wolf /* Older versions abused some bits in the status register for internal 316def93791SKevin Wolf * error state. If any of these bits are set, we must add a subsection to 317def93791SKevin Wolf * transfer the real status register */ 318def93791SKevin Wolf uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS; 319def93791SKevin Wolf 320def93791SKevin Wolf return ((bm->status & abused_bits) != 0); 321def93791SKevin Wolf } 322def93791SKevin Wolf 323def93791SKevin Wolf static void ide_bmdma_pre_save(void *opaque) 324def93791SKevin Wolf { 325def93791SKevin Wolf BMDMAState *bm = opaque; 326def93791SKevin Wolf uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS; 327def93791SKevin Wolf 328*a96cb236SPaolo Bonzini bm->migration_retry_unit = bm->bus->retry_unit; 329def93791SKevin Wolf bm->migration_compat_status = 330def93791SKevin Wolf (bm->status & ~abused_bits) | (bm->bus->error_status & abused_bits); 331def93791SKevin Wolf } 332def93791SKevin Wolf 333def93791SKevin Wolf /* This function accesses bm->bus->error_status which is loaded only after 334def93791SKevin Wolf * BMDMA itself. This is why the function is called from ide_pci_post_load 335def93791SKevin Wolf * instead of being registered with VMState where it would run too early. */ 336def93791SKevin Wolf static int ide_bmdma_post_load(void *opaque, int version_id) 337def93791SKevin Wolf { 338def93791SKevin Wolf BMDMAState *bm = opaque; 339def93791SKevin Wolf uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS; 340def93791SKevin Wolf 341def93791SKevin Wolf if (bm->status == 0) { 342def93791SKevin Wolf bm->status = bm->migration_compat_status & ~abused_bits; 343def93791SKevin Wolf bm->bus->error_status |= bm->migration_compat_status & abused_bits; 344def93791SKevin Wolf } 345*a96cb236SPaolo Bonzini if (bm->bus->error_status) { 346*a96cb236SPaolo Bonzini bm->bus->retry_unit = bm->migration_retry_unit; 347*a96cb236SPaolo Bonzini } 348def93791SKevin Wolf 349def93791SKevin Wolf return 0; 350def93791SKevin Wolf } 351def93791SKevin Wolf 3525ee84c33SJuan Quintela static const VMStateDescription vmstate_bmdma_current = { 3535ee84c33SJuan Quintela .name = "ide bmdma_current", 3545ee84c33SJuan Quintela .version_id = 1, 3555ee84c33SJuan Quintela .minimum_version_id = 1, 3565ee84c33SJuan Quintela .fields = (VMStateField[]) { 3575ee84c33SJuan Quintela VMSTATE_UINT32(cur_addr, BMDMAState), 3585ee84c33SJuan Quintela VMSTATE_UINT32(cur_prd_last, BMDMAState), 3595ee84c33SJuan Quintela VMSTATE_UINT32(cur_prd_addr, BMDMAState), 3605ee84c33SJuan Quintela VMSTATE_UINT32(cur_prd_len, BMDMAState), 3615ee84c33SJuan Quintela VMSTATE_END_OF_LIST() 3625ee84c33SJuan Quintela } 3635ee84c33SJuan Quintela }; 3645ee84c33SJuan Quintela 36506ab66cfSStefan Weil static const VMStateDescription vmstate_bmdma_status = { 366def93791SKevin Wolf .name ="ide bmdma/status", 367def93791SKevin Wolf .version_id = 1, 368def93791SKevin Wolf .minimum_version_id = 1, 369def93791SKevin Wolf .fields = (VMStateField[]) { 370def93791SKevin Wolf VMSTATE_UINT8(status, BMDMAState), 371def93791SKevin Wolf VMSTATE_END_OF_LIST() 372def93791SKevin Wolf } 373def93791SKevin Wolf }; 3745ee84c33SJuan Quintela 375407a4f30SJuan Quintela static const VMStateDescription vmstate_bmdma = { 376407a4f30SJuan Quintela .name = "ide bmdma", 37757338424SJuan Quintela .version_id = 3, 378407a4f30SJuan Quintela .minimum_version_id = 0, 379def93791SKevin Wolf .pre_save = ide_bmdma_pre_save, 380407a4f30SJuan Quintela .fields = (VMStateField[]) { 381407a4f30SJuan Quintela VMSTATE_UINT8(cmd, BMDMAState), 382def93791SKevin Wolf VMSTATE_UINT8(migration_compat_status, BMDMAState), 383407a4f30SJuan Quintela VMSTATE_UINT32(addr, BMDMAState), 384407a4f30SJuan Quintela VMSTATE_INT64(sector_num, BMDMAState), 385407a4f30SJuan Quintela VMSTATE_UINT32(nsector, BMDMAState), 386*a96cb236SPaolo Bonzini VMSTATE_UINT8(migration_retry_unit, BMDMAState), 387407a4f30SJuan Quintela VMSTATE_END_OF_LIST() 3885ee84c33SJuan Quintela }, 3895ee84c33SJuan Quintela .subsections = (VMStateSubsection []) { 3905ee84c33SJuan Quintela { 3915ee84c33SJuan Quintela .vmsd = &vmstate_bmdma_current, 3925ee84c33SJuan Quintela .needed = ide_bmdma_current_needed, 3935ee84c33SJuan Quintela }, { 394def93791SKevin Wolf .vmsd = &vmstate_bmdma_status, 395def93791SKevin Wolf .needed = ide_bmdma_status_needed, 396def93791SKevin Wolf }, { 3975ee84c33SJuan Quintela /* empty */ 3985ee84c33SJuan Quintela } 399407a4f30SJuan Quintela } 400407a4f30SJuan Quintela }; 401407a4f30SJuan Quintela 402407a4f30SJuan Quintela static int ide_pci_post_load(void *opaque, int version_id) 403977e1244SGerd Hoffmann { 404977e1244SGerd Hoffmann PCIIDEState *d = opaque; 405977e1244SGerd Hoffmann int i; 406977e1244SGerd Hoffmann 407977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 408407a4f30SJuan Quintela /* current versions always store 0/1, but older version 409407a4f30SJuan Quintela stored bigger values. We only need last bit */ 410*a96cb236SPaolo Bonzini d->bmdma[i].migration_retry_unit &= 1; 411def93791SKevin Wolf ide_bmdma_post_load(&d->bmdma[i], -1); 412977e1244SGerd Hoffmann } 413def93791SKevin Wolf 414977e1244SGerd Hoffmann return 0; 415977e1244SGerd Hoffmann } 416977e1244SGerd Hoffmann 417407a4f30SJuan Quintela const VMStateDescription vmstate_ide_pci = { 418407a4f30SJuan Quintela .name = "ide", 41957338424SJuan Quintela .version_id = 3, 420407a4f30SJuan Quintela .minimum_version_id = 0, 421407a4f30SJuan Quintela .post_load = ide_pci_post_load, 422407a4f30SJuan Quintela .fields = (VMStateField[]) { 423f6c11d56SAndreas Färber VMSTATE_PCI_DEVICE(parent_obj, PCIIDEState), 424407a4f30SJuan Quintela VMSTATE_STRUCT_ARRAY(bmdma, PCIIDEState, 2, 0, 425407a4f30SJuan Quintela vmstate_bmdma, BMDMAState), 426407a4f30SJuan Quintela VMSTATE_IDE_BUS_ARRAY(bus, PCIIDEState, 2), 427407a4f30SJuan Quintela VMSTATE_IDE_DRIVES(bus[0].ifs, PCIIDEState), 428407a4f30SJuan Quintela VMSTATE_IDE_DRIVES(bus[1].ifs, PCIIDEState), 429407a4f30SJuan Quintela VMSTATE_END_OF_LIST() 430407a4f30SJuan Quintela } 431407a4f30SJuan Quintela }; 432407a4f30SJuan Quintela 4333e7e1558SJuan Quintela void pci_ide_create_devs(PCIDevice *dev, DriveInfo **hd_table) 434feef3102SGerd Hoffmann { 435f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 436feef3102SGerd Hoffmann static const int bus[4] = { 0, 0, 1, 1 }; 437feef3102SGerd Hoffmann static const int unit[4] = { 0, 1, 0, 1 }; 438feef3102SGerd Hoffmann int i; 439feef3102SGerd Hoffmann 440feef3102SGerd Hoffmann for (i = 0; i < 4; i++) { 441feef3102SGerd Hoffmann if (hd_table[i] == NULL) 442feef3102SGerd Hoffmann continue; 4431f850f10SGerd Hoffmann ide_create_drive(d->bus+bus[i], unit[i], hd_table[i]); 444feef3102SGerd Hoffmann } 445feef3102SGerd Hoffmann } 44640a6238aSAlexander Graf 44740a6238aSAlexander Graf static const struct IDEDMAOps bmdma_ops = { 44840a6238aSAlexander Graf .start_dma = bmdma_start_dma, 44940a6238aSAlexander Graf .prepare_buf = bmdma_prepare_buf, 45040a6238aSAlexander Graf .rw_buf = bmdma_rw_buf, 451bd8892c4SPaolo Bonzini .restart_dma = bmdma_restart_dma, 45240a6238aSAlexander Graf .set_inactive = bmdma_set_inactive, 45340a6238aSAlexander Graf .reset = bmdma_reset, 45440a6238aSAlexander Graf }; 45540a6238aSAlexander Graf 456a9deb8c6SAvi Kivity void bmdma_init(IDEBus *bus, BMDMAState *bm, PCIIDEState *d) 45740a6238aSAlexander Graf { 45840a6238aSAlexander Graf qemu_irq *irq; 45940a6238aSAlexander Graf 46040a6238aSAlexander Graf if (bus->dma == &bm->dma) { 46140a6238aSAlexander Graf return; 46240a6238aSAlexander Graf } 46340a6238aSAlexander Graf 46440a6238aSAlexander Graf bm->dma.ops = &bmdma_ops; 46540a6238aSAlexander Graf bus->dma = &bm->dma; 46640a6238aSAlexander Graf bm->irq = bus->irq; 46740a6238aSAlexander Graf irq = qemu_allocate_irqs(bmdma_irq, bm, 1); 46840a6238aSAlexander Graf bus->irq = *irq; 469a9deb8c6SAvi Kivity bm->pci_dev = d; 47040a6238aSAlexander Graf } 471f6c11d56SAndreas Färber 472f6c11d56SAndreas Färber static const TypeInfo pci_ide_type_info = { 473f6c11d56SAndreas Färber .name = TYPE_PCI_IDE, 474f6c11d56SAndreas Färber .parent = TYPE_PCI_DEVICE, 475f6c11d56SAndreas Färber .instance_size = sizeof(PCIIDEState), 476f6c11d56SAndreas Färber .abstract = true, 477f6c11d56SAndreas Färber }; 478f6c11d56SAndreas Färber 479f6c11d56SAndreas Färber static void pci_ide_register_types(void) 480f6c11d56SAndreas Färber { 481f6c11d56SAndreas Färber type_register_static(&pci_ide_type_info); 482f6c11d56SAndreas Färber } 483f6c11d56SAndreas Färber 484f6c11d56SAndreas Färber type_init(pci_ide_register_types) 485