xref: /qemu/hw/ide/pci.c (revision 7e2648df86a36c063a34196b3bede0a13ebc6809)
1977e1244SGerd Hoffmann /*
2977e1244SGerd Hoffmann  * QEMU IDE Emulation: PCI Bus support.
3977e1244SGerd Hoffmann  *
4977e1244SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
5977e1244SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
6977e1244SGerd Hoffmann  *
7977e1244SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
8977e1244SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
9977e1244SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
10977e1244SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11977e1244SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
12977e1244SGerd Hoffmann  * furnished to do so, subject to the following conditions:
13977e1244SGerd Hoffmann  *
14977e1244SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
15977e1244SGerd Hoffmann  * all copies or substantial portions of the Software.
16977e1244SGerd Hoffmann  *
17977e1244SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18977e1244SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19977e1244SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20977e1244SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21977e1244SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22977e1244SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23977e1244SGerd Hoffmann  * THE SOFTWARE.
24977e1244SGerd Hoffmann  */
2559f2a787SGerd Hoffmann #include <hw/hw.h>
260d09e41aSPaolo Bonzini #include <hw/i386/pc.h>
27a2cb15b0SMichael S. Tsirkin #include <hw/pci/pci.h>
280d09e41aSPaolo Bonzini #include <hw/isa/isa.h>
29737e150eSPaolo Bonzini #include "block/block.h"
309c17d615SPaolo Bonzini #include "sysemu/dma.h"
3159f2a787SGerd Hoffmann 
3265c0f135SJuan Quintela #include <hw/ide/pci.h>
33977e1244SGerd Hoffmann 
3440a6238aSAlexander Graf #define BMDMA_PAGE_SIZE 4096
3540a6238aSAlexander Graf 
36*7e2648dfSPaolo Bonzini #define BM_MIGRATION_COMPAT_STATUS_BITS \
37*7e2648dfSPaolo Bonzini         (BM_STATUS_DMA_RETRY | BM_STATUS_PIO_RETRY | \
38*7e2648dfSPaolo Bonzini         BM_STATUS_RETRY_READ | BM_STATUS_RETRY_FLUSH)
39*7e2648dfSPaolo Bonzini 
4040a6238aSAlexander Graf static void bmdma_start_dma(IDEDMA *dma, IDEState *s,
4140a6238aSAlexander Graf                             BlockDriverCompletionFunc *dma_cb)
4240a6238aSAlexander Graf {
4340a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
4440a6238aSAlexander Graf 
4540a6238aSAlexander Graf     bm->unit = s->unit;
4640a6238aSAlexander Graf     bm->dma_cb = dma_cb;
4740a6238aSAlexander Graf     bm->cur_prd_last = 0;
4840a6238aSAlexander Graf     bm->cur_prd_addr = 0;
4940a6238aSAlexander Graf     bm->cur_prd_len = 0;
5040a6238aSAlexander Graf     bm->sector_num = ide_get_sector(s);
5140a6238aSAlexander Graf     bm->nsector = s->nsector;
5240a6238aSAlexander Graf 
5340a6238aSAlexander Graf     if (bm->status & BM_STATUS_DMAING) {
5440a6238aSAlexander Graf         bm->dma_cb(bmdma_active_if(bm), 0);
5540a6238aSAlexander Graf     }
5640a6238aSAlexander Graf }
5740a6238aSAlexander Graf 
5840a6238aSAlexander Graf /* return 0 if buffer completed */
5940a6238aSAlexander Graf static int bmdma_prepare_buf(IDEDMA *dma, int is_write)
6040a6238aSAlexander Graf {
6140a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
6240a6238aSAlexander Graf     IDEState *s = bmdma_active_if(bm);
63f6c11d56SAndreas Färber     PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev);
6440a6238aSAlexander Graf     struct {
6540a6238aSAlexander Graf         uint32_t addr;
6640a6238aSAlexander Graf         uint32_t size;
6740a6238aSAlexander Graf     } prd;
6840a6238aSAlexander Graf     int l, len;
6940a6238aSAlexander Graf 
70f6c11d56SAndreas Färber     pci_dma_sglist_init(&s->sg, pci_dev,
71552908feSDavid Gibson                         s->nsector / (BMDMA_PAGE_SIZE / 512) + 1);
7240a6238aSAlexander Graf     s->io_buffer_size = 0;
7340a6238aSAlexander Graf     for(;;) {
7440a6238aSAlexander Graf         if (bm->cur_prd_len == 0) {
7540a6238aSAlexander Graf             /* end of table (with a fail safe of one page) */
7640a6238aSAlexander Graf             if (bm->cur_prd_last ||
7740a6238aSAlexander Graf                 (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE)
7840a6238aSAlexander Graf                 return s->io_buffer_size != 0;
79f6c11d56SAndreas Färber             pci_dma_read(pci_dev, bm->cur_addr, &prd, 8);
8040a6238aSAlexander Graf             bm->cur_addr += 8;
8140a6238aSAlexander Graf             prd.addr = le32_to_cpu(prd.addr);
8240a6238aSAlexander Graf             prd.size = le32_to_cpu(prd.size);
8340a6238aSAlexander Graf             len = prd.size & 0xfffe;
8440a6238aSAlexander Graf             if (len == 0)
8540a6238aSAlexander Graf                 len = 0x10000;
8640a6238aSAlexander Graf             bm->cur_prd_len = len;
8740a6238aSAlexander Graf             bm->cur_prd_addr = prd.addr;
8840a6238aSAlexander Graf             bm->cur_prd_last = (prd.size & 0x80000000);
8940a6238aSAlexander Graf         }
9040a6238aSAlexander Graf         l = bm->cur_prd_len;
9140a6238aSAlexander Graf         if (l > 0) {
9240a6238aSAlexander Graf             qemu_sglist_add(&s->sg, bm->cur_prd_addr, l);
9340a6238aSAlexander Graf             bm->cur_prd_addr += l;
9440a6238aSAlexander Graf             bm->cur_prd_len -= l;
9540a6238aSAlexander Graf             s->io_buffer_size += l;
9640a6238aSAlexander Graf         }
9740a6238aSAlexander Graf     }
9840a6238aSAlexander Graf     return 1;
9940a6238aSAlexander Graf }
10040a6238aSAlexander Graf 
10140a6238aSAlexander Graf /* return 0 if buffer completed */
10240a6238aSAlexander Graf static int bmdma_rw_buf(IDEDMA *dma, int is_write)
10340a6238aSAlexander Graf {
10440a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
10540a6238aSAlexander Graf     IDEState *s = bmdma_active_if(bm);
106f6c11d56SAndreas Färber     PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev);
10740a6238aSAlexander Graf     struct {
10840a6238aSAlexander Graf         uint32_t addr;
10940a6238aSAlexander Graf         uint32_t size;
11040a6238aSAlexander Graf     } prd;
11140a6238aSAlexander Graf     int l, len;
11240a6238aSAlexander Graf 
11340a6238aSAlexander Graf     for(;;) {
11440a6238aSAlexander Graf         l = s->io_buffer_size - s->io_buffer_index;
11540a6238aSAlexander Graf         if (l <= 0)
11640a6238aSAlexander Graf             break;
11740a6238aSAlexander Graf         if (bm->cur_prd_len == 0) {
11840a6238aSAlexander Graf             /* end of table (with a fail safe of one page) */
11940a6238aSAlexander Graf             if (bm->cur_prd_last ||
12040a6238aSAlexander Graf                 (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE)
12140a6238aSAlexander Graf                 return 0;
122f6c11d56SAndreas Färber             pci_dma_read(pci_dev, bm->cur_addr, &prd, 8);
12340a6238aSAlexander Graf             bm->cur_addr += 8;
12440a6238aSAlexander Graf             prd.addr = le32_to_cpu(prd.addr);
12540a6238aSAlexander Graf             prd.size = le32_to_cpu(prd.size);
12640a6238aSAlexander Graf             len = prd.size & 0xfffe;
12740a6238aSAlexander Graf             if (len == 0)
12840a6238aSAlexander Graf                 len = 0x10000;
12940a6238aSAlexander Graf             bm->cur_prd_len = len;
13040a6238aSAlexander Graf             bm->cur_prd_addr = prd.addr;
13140a6238aSAlexander Graf             bm->cur_prd_last = (prd.size & 0x80000000);
13240a6238aSAlexander Graf         }
13340a6238aSAlexander Graf         if (l > bm->cur_prd_len)
13440a6238aSAlexander Graf             l = bm->cur_prd_len;
13540a6238aSAlexander Graf         if (l > 0) {
13640a6238aSAlexander Graf             if (is_write) {
137f6c11d56SAndreas Färber                 pci_dma_write(pci_dev, bm->cur_prd_addr,
13840a6238aSAlexander Graf                               s->io_buffer + s->io_buffer_index, l);
13940a6238aSAlexander Graf             } else {
140f6c11d56SAndreas Färber                 pci_dma_read(pci_dev, bm->cur_prd_addr,
14140a6238aSAlexander Graf                              s->io_buffer + s->io_buffer_index, l);
14240a6238aSAlexander Graf             }
14340a6238aSAlexander Graf             bm->cur_prd_addr += l;
14440a6238aSAlexander Graf             bm->cur_prd_len -= l;
14540a6238aSAlexander Graf             s->io_buffer_index += l;
14640a6238aSAlexander Graf         }
14740a6238aSAlexander Graf     }
14840a6238aSAlexander Graf     return 1;
14940a6238aSAlexander Graf }
15040a6238aSAlexander Graf 
15140a6238aSAlexander Graf static int bmdma_set_unit(IDEDMA *dma, int unit)
15240a6238aSAlexander Graf {
15340a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
15440a6238aSAlexander Graf     bm->unit = unit;
15540a6238aSAlexander Graf 
15640a6238aSAlexander Graf     return 0;
15740a6238aSAlexander Graf }
15840a6238aSAlexander Graf 
1590e7ce54cSPaolo Bonzini static void bmdma_set_inactive(IDEDMA *dma, bool more)
16040a6238aSAlexander Graf {
16140a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
16240a6238aSAlexander Graf 
16340a6238aSAlexander Graf     bm->dma_cb = NULL;
16440a6238aSAlexander Graf     bm->unit = -1;
1650e7ce54cSPaolo Bonzini     if (more) {
1660e7ce54cSPaolo Bonzini         bm->status |= BM_STATUS_DMAING;
1670e7ce54cSPaolo Bonzini     } else {
1680e7ce54cSPaolo Bonzini         bm->status &= ~BM_STATUS_DMAING;
1690e7ce54cSPaolo Bonzini     }
17040a6238aSAlexander Graf }
17140a6238aSAlexander Graf 
1724e1e0051SChristoph Hellwig static void bmdma_restart_dma(BMDMAState *bm, enum ide_dma_cmd dma_cmd)
17340a6238aSAlexander Graf {
17440a6238aSAlexander Graf     IDEState *s = bmdma_active_if(bm);
17540a6238aSAlexander Graf 
17640a6238aSAlexander Graf     ide_set_sector(s, bm->sector_num);
17740a6238aSAlexander Graf     s->io_buffer_index = 0;
17840a6238aSAlexander Graf     s->io_buffer_size = 0;
17940a6238aSAlexander Graf     s->nsector = bm->nsector;
1804e1e0051SChristoph Hellwig     s->dma_cmd = dma_cmd;
18140a6238aSAlexander Graf     bm->cur_addr = bm->addr;
182cd369c46SChristoph Hellwig     bm->dma_cb = ide_dma_cb;
18340a6238aSAlexander Graf     bmdma_start_dma(&bm->dma, s, bm->dma_cb);
18440a6238aSAlexander Graf }
18540a6238aSAlexander Graf 
186def93791SKevin Wolf /* TODO This should be common IDE code */
18740a6238aSAlexander Graf static void bmdma_restart_bh(void *opaque)
18840a6238aSAlexander Graf {
18940a6238aSAlexander Graf     BMDMAState *bm = opaque;
190def93791SKevin Wolf     IDEBus *bus = bm->bus;
1911ceee0d5SPaolo Bonzini     bool is_read;
192ee752da7SKevin Wolf     int error_status;
19340a6238aSAlexander Graf 
19440a6238aSAlexander Graf     qemu_bh_delete(bm->bh);
19540a6238aSAlexander Graf     bm->bh = NULL;
19640a6238aSAlexander Graf 
197def93791SKevin Wolf     if (bm->unit == (uint8_t) -1) {
198def93791SKevin Wolf         return;
199def93791SKevin Wolf     }
20040a6238aSAlexander Graf 
2011ceee0d5SPaolo Bonzini     is_read = (bus->error_status & BM_STATUS_RETRY_READ) != 0;
202def93791SKevin Wolf 
203ee752da7SKevin Wolf     /* The error status must be cleared before resubmitting the request: The
204ee752da7SKevin Wolf      * request may fail again, and this case can only be distinguished if the
205ee752da7SKevin Wolf      * called function can set a new error status. */
206ee752da7SKevin Wolf     error_status = bus->error_status;
207ee752da7SKevin Wolf     bus->error_status = 0;
208ee752da7SKevin Wolf 
209ee752da7SKevin Wolf     if (error_status & BM_STATUS_DMA_RETRY) {
210ee752da7SKevin Wolf         if (error_status & BM_STATUS_RETRY_TRIM) {
211d353fb72SChristoph Hellwig             bmdma_restart_dma(bm, IDE_DMA_TRIM);
212d353fb72SChristoph Hellwig         } else {
2134e1e0051SChristoph Hellwig             bmdma_restart_dma(bm, is_read ? IDE_DMA_READ : IDE_DMA_WRITE);
214d353fb72SChristoph Hellwig         }
215ee752da7SKevin Wolf     } else if (error_status & BM_STATUS_PIO_RETRY) {
21640a6238aSAlexander Graf         if (is_read) {
21740a6238aSAlexander Graf             ide_sector_read(bmdma_active_if(bm));
21840a6238aSAlexander Graf         } else {
21940a6238aSAlexander Graf             ide_sector_write(bmdma_active_if(bm));
22040a6238aSAlexander Graf         }
221ee752da7SKevin Wolf     } else if (error_status & BM_STATUS_RETRY_FLUSH) {
22240a6238aSAlexander Graf         ide_flush_cache(bmdma_active_if(bm));
22340a6238aSAlexander Graf     }
22440a6238aSAlexander Graf }
22540a6238aSAlexander Graf 
2261dfb4dd9SLuiz Capitulino static void bmdma_restart_cb(void *opaque, int running, RunState state)
22740a6238aSAlexander Graf {
22840a6238aSAlexander Graf     IDEDMA *dma = opaque;
22940a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
23040a6238aSAlexander Graf 
23140a6238aSAlexander Graf     if (!running)
23240a6238aSAlexander Graf         return;
23340a6238aSAlexander Graf 
23440a6238aSAlexander Graf     if (!bm->bh) {
23540a6238aSAlexander Graf         bm->bh = qemu_bh_new(bmdma_restart_bh, &bm->dma);
23640a6238aSAlexander Graf         qemu_bh_schedule(bm->bh);
23740a6238aSAlexander Graf     }
23840a6238aSAlexander Graf }
23940a6238aSAlexander Graf 
24040a6238aSAlexander Graf static void bmdma_cancel(BMDMAState *bm)
24140a6238aSAlexander Graf {
24240a6238aSAlexander Graf     if (bm->status & BM_STATUS_DMAING) {
24340a6238aSAlexander Graf         /* cancel DMA request */
2440e7ce54cSPaolo Bonzini         bmdma_set_inactive(&bm->dma, false);
24540a6238aSAlexander Graf     }
24640a6238aSAlexander Graf }
24740a6238aSAlexander Graf 
2481374bec0SPaolo Bonzini static void bmdma_reset(IDEDMA *dma)
24940a6238aSAlexander Graf {
25040a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
25140a6238aSAlexander Graf 
25240a6238aSAlexander Graf #ifdef DEBUG_IDE
25340a6238aSAlexander Graf     printf("ide: dma_reset\n");
25440a6238aSAlexander Graf #endif
25540a6238aSAlexander Graf     bmdma_cancel(bm);
25640a6238aSAlexander Graf     bm->cmd = 0;
25740a6238aSAlexander Graf     bm->status = 0;
25840a6238aSAlexander Graf     bm->addr = 0;
25940a6238aSAlexander Graf     bm->cur_addr = 0;
26040a6238aSAlexander Graf     bm->cur_prd_last = 0;
26140a6238aSAlexander Graf     bm->cur_prd_addr = 0;
26240a6238aSAlexander Graf     bm->cur_prd_len = 0;
26340a6238aSAlexander Graf     bm->sector_num = 0;
26440a6238aSAlexander Graf     bm->nsector = 0;
26540a6238aSAlexander Graf }
26640a6238aSAlexander Graf 
26740a6238aSAlexander Graf static void bmdma_irq(void *opaque, int n, int level)
26840a6238aSAlexander Graf {
26940a6238aSAlexander Graf     BMDMAState *bm = opaque;
27040a6238aSAlexander Graf 
27140a6238aSAlexander Graf     if (!level) {
27240a6238aSAlexander Graf         /* pass through lower */
27340a6238aSAlexander Graf         qemu_set_irq(bm->irq, level);
27440a6238aSAlexander Graf         return;
27540a6238aSAlexander Graf     }
27640a6238aSAlexander Graf 
27740a6238aSAlexander Graf     bm->status |= BM_STATUS_INT;
27840a6238aSAlexander Graf 
27940a6238aSAlexander Graf     /* trigger the real irq */
28040a6238aSAlexander Graf     qemu_set_irq(bm->irq, level);
28140a6238aSAlexander Graf }
28240a6238aSAlexander Graf 
283a9deb8c6SAvi Kivity void bmdma_cmd_writeb(BMDMAState *bm, uint32_t val)
284977e1244SGerd Hoffmann {
285977e1244SGerd Hoffmann #ifdef DEBUG_IDE
286977e1244SGerd Hoffmann     printf("%s: 0x%08x\n", __func__, val);
287977e1244SGerd Hoffmann #endif
288c29947bbSKevin Wolf 
289c29947bbSKevin Wolf     /* Ignore writes to SSBM if it keeps the old value */
290c29947bbSKevin Wolf     if ((val & BM_CMD_START) != (bm->cmd & BM_CMD_START)) {
291977e1244SGerd Hoffmann         if (!(val & BM_CMD_START)) {
292953844d1SAndrea Arcangeli             /*
293953844d1SAndrea Arcangeli              * We can't cancel Scatter Gather DMA in the middle of the
294953844d1SAndrea Arcangeli              * operation or a partial (not full) DMA transfer would reach
295953844d1SAndrea Arcangeli              * the storage so we wait for completion instead (we beahve
296953844d1SAndrea Arcangeli              * like if the DMA was completed by the time the guest trying
297953844d1SAndrea Arcangeli              * to cancel dma with bmdma_cmd_writeb with BM_CMD_START not
298953844d1SAndrea Arcangeli              * set).
299953844d1SAndrea Arcangeli              *
300953844d1SAndrea Arcangeli              * In the future we'll be able to safely cancel the I/O if the
301953844d1SAndrea Arcangeli              * whole DMA operation will be submitted to disk with a single
302953844d1SAndrea Arcangeli              * aio operation with preadv/pwritev.
303953844d1SAndrea Arcangeli              */
30440a6238aSAlexander Graf             if (bm->bus->dma->aiocb) {
305922453bcSStefan Hajnoczi                 bdrv_drain_all();
3062860e3ebSKevin Wolf                 assert(bm->bus->dma->aiocb == NULL);
307953844d1SAndrea Arcangeli             }
308b39f9612SKevin Wolf             bm->status &= ~BM_STATUS_DMAING;
309977e1244SGerd Hoffmann         } else {
310b76876e6SKevin Wolf             bm->cur_addr = bm->addr;
311977e1244SGerd Hoffmann             if (!(bm->status & BM_STATUS_DMAING)) {
312977e1244SGerd Hoffmann                 bm->status |= BM_STATUS_DMAING;
313977e1244SGerd Hoffmann                 /* start dma transfer if possible */
314977e1244SGerd Hoffmann                 if (bm->dma_cb)
31540a6238aSAlexander Graf                     bm->dma_cb(bmdma_active_if(bm), 0);
316977e1244SGerd Hoffmann             }
317977e1244SGerd Hoffmann         }
318977e1244SGerd Hoffmann     }
319977e1244SGerd Hoffmann 
320c29947bbSKevin Wolf     bm->cmd = val & 0x09;
321c29947bbSKevin Wolf }
322c29947bbSKevin Wolf 
323a8170e5eSAvi Kivity static uint64_t bmdma_addr_read(void *opaque, hwaddr addr,
324a9deb8c6SAvi Kivity                                 unsigned width)
325977e1244SGerd Hoffmann {
326a9deb8c6SAvi Kivity     BMDMAState *bm = opaque;
3279fbef1acSAvi Kivity     uint32_t mask = (1ULL << (width * 8)) - 1;
328a9deb8c6SAvi Kivity     uint64_t data;
3299fbef1acSAvi Kivity 
330a9deb8c6SAvi Kivity     data = (bm->addr >> (addr * 8)) & mask;
331977e1244SGerd Hoffmann #ifdef DEBUG_IDE
332cb67be85SHervé Poussineau     printf("%s: 0x%08x\n", __func__, (unsigned)data);
333977e1244SGerd Hoffmann #endif
334a9deb8c6SAvi Kivity     return data;
335977e1244SGerd Hoffmann }
336977e1244SGerd Hoffmann 
337a8170e5eSAvi Kivity static void bmdma_addr_write(void *opaque, hwaddr addr,
338a9deb8c6SAvi Kivity                              uint64_t data, unsigned width)
339977e1244SGerd Hoffmann {
340a9deb8c6SAvi Kivity     BMDMAState *bm = opaque;
3419fbef1acSAvi Kivity     int shift = addr * 8;
3429fbef1acSAvi Kivity     uint32_t mask = (1ULL << (width * 8)) - 1;
3439fbef1acSAvi Kivity 
344977e1244SGerd Hoffmann #ifdef DEBUG_IDE
3459fbef1acSAvi Kivity     printf("%s: 0x%08x\n", __func__, (unsigned)data);
346977e1244SGerd Hoffmann #endif
3479fbef1acSAvi Kivity     bm->addr &= ~(mask << shift);
3489fbef1acSAvi Kivity     bm->addr |= ((data & mask) << shift) & ~3;
349977e1244SGerd Hoffmann }
350977e1244SGerd Hoffmann 
351a9deb8c6SAvi Kivity MemoryRegionOps bmdma_addr_ioport_ops = {
3529fbef1acSAvi Kivity     .read = bmdma_addr_read,
3539fbef1acSAvi Kivity     .write = bmdma_addr_write,
354a9deb8c6SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
3559fbef1acSAvi Kivity };
356977e1244SGerd Hoffmann 
3575ee84c33SJuan Quintela static bool ide_bmdma_current_needed(void *opaque)
3585ee84c33SJuan Quintela {
3595ee84c33SJuan Quintela     BMDMAState *bm = opaque;
3605ee84c33SJuan Quintela 
3615ee84c33SJuan Quintela     return (bm->cur_prd_len != 0);
3625ee84c33SJuan Quintela }
3635ee84c33SJuan Quintela 
364def93791SKevin Wolf static bool ide_bmdma_status_needed(void *opaque)
365def93791SKevin Wolf {
366def93791SKevin Wolf     BMDMAState *bm = opaque;
367def93791SKevin Wolf 
368def93791SKevin Wolf     /* Older versions abused some bits in the status register for internal
369def93791SKevin Wolf      * error state. If any of these bits are set, we must add a subsection to
370def93791SKevin Wolf      * transfer the real status register */
371def93791SKevin Wolf     uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS;
372def93791SKevin Wolf 
373def93791SKevin Wolf     return ((bm->status & abused_bits) != 0);
374def93791SKevin Wolf }
375def93791SKevin Wolf 
376def93791SKevin Wolf static void ide_bmdma_pre_save(void *opaque)
377def93791SKevin Wolf {
378def93791SKevin Wolf     BMDMAState *bm = opaque;
379def93791SKevin Wolf     uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS;
380def93791SKevin Wolf 
381def93791SKevin Wolf     bm->migration_compat_status =
382def93791SKevin Wolf         (bm->status & ~abused_bits) | (bm->bus->error_status & abused_bits);
383def93791SKevin Wolf }
384def93791SKevin Wolf 
385def93791SKevin Wolf /* This function accesses bm->bus->error_status which is loaded only after
386def93791SKevin Wolf  * BMDMA itself. This is why the function is called from ide_pci_post_load
387def93791SKevin Wolf  * instead of being registered with VMState where it would run too early. */
388def93791SKevin Wolf static int ide_bmdma_post_load(void *opaque, int version_id)
389def93791SKevin Wolf {
390def93791SKevin Wolf     BMDMAState *bm = opaque;
391def93791SKevin Wolf     uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS;
392def93791SKevin Wolf 
393def93791SKevin Wolf     if (bm->status == 0) {
394def93791SKevin Wolf         bm->status = bm->migration_compat_status & ~abused_bits;
395def93791SKevin Wolf         bm->bus->error_status |= bm->migration_compat_status & abused_bits;
396def93791SKevin Wolf     }
397def93791SKevin Wolf 
398def93791SKevin Wolf     return 0;
399def93791SKevin Wolf }
400def93791SKevin Wolf 
4015ee84c33SJuan Quintela static const VMStateDescription vmstate_bmdma_current = {
4025ee84c33SJuan Quintela     .name = "ide bmdma_current",
4035ee84c33SJuan Quintela     .version_id = 1,
4045ee84c33SJuan Quintela     .minimum_version_id = 1,
4055ee84c33SJuan Quintela     .fields = (VMStateField[]) {
4065ee84c33SJuan Quintela         VMSTATE_UINT32(cur_addr, BMDMAState),
4075ee84c33SJuan Quintela         VMSTATE_UINT32(cur_prd_last, BMDMAState),
4085ee84c33SJuan Quintela         VMSTATE_UINT32(cur_prd_addr, BMDMAState),
4095ee84c33SJuan Quintela         VMSTATE_UINT32(cur_prd_len, BMDMAState),
4105ee84c33SJuan Quintela         VMSTATE_END_OF_LIST()
4115ee84c33SJuan Quintela     }
4125ee84c33SJuan Quintela };
4135ee84c33SJuan Quintela 
41406ab66cfSStefan Weil static const VMStateDescription vmstate_bmdma_status = {
415def93791SKevin Wolf     .name ="ide bmdma/status",
416def93791SKevin Wolf     .version_id = 1,
417def93791SKevin Wolf     .minimum_version_id = 1,
418def93791SKevin Wolf     .fields = (VMStateField[]) {
419def93791SKevin Wolf         VMSTATE_UINT8(status, BMDMAState),
420def93791SKevin Wolf         VMSTATE_END_OF_LIST()
421def93791SKevin Wolf     }
422def93791SKevin Wolf };
4235ee84c33SJuan Quintela 
424407a4f30SJuan Quintela static const VMStateDescription vmstate_bmdma = {
425407a4f30SJuan Quintela     .name = "ide bmdma",
42657338424SJuan Quintela     .version_id = 3,
427407a4f30SJuan Quintela     .minimum_version_id = 0,
428def93791SKevin Wolf     .pre_save  = ide_bmdma_pre_save,
429407a4f30SJuan Quintela     .fields = (VMStateField[]) {
430407a4f30SJuan Quintela         VMSTATE_UINT8(cmd, BMDMAState),
431def93791SKevin Wolf         VMSTATE_UINT8(migration_compat_status, BMDMAState),
432407a4f30SJuan Quintela         VMSTATE_UINT32(addr, BMDMAState),
433407a4f30SJuan Quintela         VMSTATE_INT64(sector_num, BMDMAState),
434407a4f30SJuan Quintela         VMSTATE_UINT32(nsector, BMDMAState),
435407a4f30SJuan Quintela         VMSTATE_UINT8(unit, BMDMAState),
436407a4f30SJuan Quintela         VMSTATE_END_OF_LIST()
4375ee84c33SJuan Quintela     },
4385ee84c33SJuan Quintela     .subsections = (VMStateSubsection []) {
4395ee84c33SJuan Quintela         {
4405ee84c33SJuan Quintela             .vmsd = &vmstate_bmdma_current,
4415ee84c33SJuan Quintela             .needed = ide_bmdma_current_needed,
4425ee84c33SJuan Quintela         }, {
443def93791SKevin Wolf             .vmsd = &vmstate_bmdma_status,
444def93791SKevin Wolf             .needed = ide_bmdma_status_needed,
445def93791SKevin Wolf         }, {
4465ee84c33SJuan Quintela             /* empty */
4475ee84c33SJuan Quintela         }
448407a4f30SJuan Quintela     }
449407a4f30SJuan Quintela };
450407a4f30SJuan Quintela 
451407a4f30SJuan Quintela static int ide_pci_post_load(void *opaque, int version_id)
452977e1244SGerd Hoffmann {
453977e1244SGerd Hoffmann     PCIIDEState *d = opaque;
454977e1244SGerd Hoffmann     int i;
455977e1244SGerd Hoffmann 
456977e1244SGerd Hoffmann     for(i = 0; i < 2; i++) {
457407a4f30SJuan Quintela         /* current versions always store 0/1, but older version
458407a4f30SJuan Quintela            stored bigger values. We only need last bit */
459407a4f30SJuan Quintela         d->bmdma[i].unit &= 1;
460def93791SKevin Wolf         ide_bmdma_post_load(&d->bmdma[i], -1);
461977e1244SGerd Hoffmann     }
462def93791SKevin Wolf 
463977e1244SGerd Hoffmann     return 0;
464977e1244SGerd Hoffmann }
465977e1244SGerd Hoffmann 
466407a4f30SJuan Quintela const VMStateDescription vmstate_ide_pci = {
467407a4f30SJuan Quintela     .name = "ide",
46857338424SJuan Quintela     .version_id = 3,
469407a4f30SJuan Quintela     .minimum_version_id = 0,
470407a4f30SJuan Quintela     .post_load = ide_pci_post_load,
471407a4f30SJuan Quintela     .fields = (VMStateField[]) {
472f6c11d56SAndreas Färber         VMSTATE_PCI_DEVICE(parent_obj, PCIIDEState),
473407a4f30SJuan Quintela         VMSTATE_STRUCT_ARRAY(bmdma, PCIIDEState, 2, 0,
474407a4f30SJuan Quintela                              vmstate_bmdma, BMDMAState),
475407a4f30SJuan Quintela         VMSTATE_IDE_BUS_ARRAY(bus, PCIIDEState, 2),
476407a4f30SJuan Quintela         VMSTATE_IDE_DRIVES(bus[0].ifs, PCIIDEState),
477407a4f30SJuan Quintela         VMSTATE_IDE_DRIVES(bus[1].ifs, PCIIDEState),
478407a4f30SJuan Quintela         VMSTATE_END_OF_LIST()
479407a4f30SJuan Quintela     }
480407a4f30SJuan Quintela };
481407a4f30SJuan Quintela 
4823e7e1558SJuan Quintela void pci_ide_create_devs(PCIDevice *dev, DriveInfo **hd_table)
483feef3102SGerd Hoffmann {
484f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
485feef3102SGerd Hoffmann     static const int bus[4]  = { 0, 0, 1, 1 };
486feef3102SGerd Hoffmann     static const int unit[4] = { 0, 1, 0, 1 };
487feef3102SGerd Hoffmann     int i;
488feef3102SGerd Hoffmann 
489feef3102SGerd Hoffmann     for (i = 0; i < 4; i++) {
490feef3102SGerd Hoffmann         if (hd_table[i] == NULL)
491feef3102SGerd Hoffmann             continue;
4921f850f10SGerd Hoffmann         ide_create_drive(d->bus+bus[i], unit[i], hd_table[i]);
493feef3102SGerd Hoffmann     }
494feef3102SGerd Hoffmann }
49540a6238aSAlexander Graf 
49640a6238aSAlexander Graf static const struct IDEDMAOps bmdma_ops = {
49740a6238aSAlexander Graf     .start_dma = bmdma_start_dma,
49840a6238aSAlexander Graf     .prepare_buf = bmdma_prepare_buf,
49940a6238aSAlexander Graf     .rw_buf = bmdma_rw_buf,
50040a6238aSAlexander Graf     .set_unit = bmdma_set_unit,
50140a6238aSAlexander Graf     .set_inactive = bmdma_set_inactive,
50240a6238aSAlexander Graf     .restart_cb = bmdma_restart_cb,
50340a6238aSAlexander Graf     .reset = bmdma_reset,
50440a6238aSAlexander Graf };
50540a6238aSAlexander Graf 
506a9deb8c6SAvi Kivity void bmdma_init(IDEBus *bus, BMDMAState *bm, PCIIDEState *d)
50740a6238aSAlexander Graf {
50840a6238aSAlexander Graf     qemu_irq *irq;
50940a6238aSAlexander Graf 
51040a6238aSAlexander Graf     if (bus->dma == &bm->dma) {
51140a6238aSAlexander Graf         return;
51240a6238aSAlexander Graf     }
51340a6238aSAlexander Graf 
51440a6238aSAlexander Graf     bm->dma.ops = &bmdma_ops;
51540a6238aSAlexander Graf     bus->dma = &bm->dma;
51640a6238aSAlexander Graf     bm->irq = bus->irq;
51740a6238aSAlexander Graf     irq = qemu_allocate_irqs(bmdma_irq, bm, 1);
51840a6238aSAlexander Graf     bus->irq = *irq;
519a9deb8c6SAvi Kivity     bm->pci_dev = d;
52040a6238aSAlexander Graf }
521f6c11d56SAndreas Färber 
522f6c11d56SAndreas Färber static const TypeInfo pci_ide_type_info = {
523f6c11d56SAndreas Färber     .name = TYPE_PCI_IDE,
524f6c11d56SAndreas Färber     .parent = TYPE_PCI_DEVICE,
525f6c11d56SAndreas Färber     .instance_size = sizeof(PCIIDEState),
526f6c11d56SAndreas Färber     .abstract = true,
527f6c11d56SAndreas Färber };
528f6c11d56SAndreas Färber 
529f6c11d56SAndreas Färber static void pci_ide_register_types(void)
530f6c11d56SAndreas Färber {
531f6c11d56SAndreas Färber     type_register_static(&pci_ide_type_info);
532f6c11d56SAndreas Färber }
533f6c11d56SAndreas Färber 
534f6c11d56SAndreas Färber type_init(pci_ide_register_types)
535