1977e1244SGerd Hoffmann /* 2977e1244SGerd Hoffmann * QEMU IDE Emulation: PCI Bus support. 3977e1244SGerd Hoffmann * 4977e1244SGerd Hoffmann * Copyright (c) 2003 Fabrice Bellard 5977e1244SGerd Hoffmann * Copyright (c) 2006 Openedhand Ltd. 6977e1244SGerd Hoffmann * 7977e1244SGerd Hoffmann * Permission is hereby granted, free of charge, to any person obtaining a copy 8977e1244SGerd Hoffmann * of this software and associated documentation files (the "Software"), to deal 9977e1244SGerd Hoffmann * in the Software without restriction, including without limitation the rights 10977e1244SGerd Hoffmann * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11977e1244SGerd Hoffmann * copies of the Software, and to permit persons to whom the Software is 12977e1244SGerd Hoffmann * furnished to do so, subject to the following conditions: 13977e1244SGerd Hoffmann * 14977e1244SGerd Hoffmann * The above copyright notice and this permission notice shall be included in 15977e1244SGerd Hoffmann * all copies or substantial portions of the Software. 16977e1244SGerd Hoffmann * 17977e1244SGerd Hoffmann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18977e1244SGerd Hoffmann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19977e1244SGerd Hoffmann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20977e1244SGerd Hoffmann * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21977e1244SGerd Hoffmann * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22977e1244SGerd Hoffmann * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 23977e1244SGerd Hoffmann * THE SOFTWARE. 24977e1244SGerd Hoffmann */ 2559f2a787SGerd Hoffmann #include <hw/hw.h> 260d09e41aSPaolo Bonzini #include <hw/i386/pc.h> 27a2cb15b0SMichael S. Tsirkin #include <hw/pci/pci.h> 280d09e41aSPaolo Bonzini #include <hw/isa/isa.h> 294be74634SMarkus Armbruster #include "sysemu/block-backend.h" 309c17d615SPaolo Bonzini #include "sysemu/dma.h" 313251bdcfSJohn Snow #include "qemu/error-report.h" 3265c0f135SJuan Quintela #include <hw/ide/pci.h> 33977e1244SGerd Hoffmann 3440a6238aSAlexander Graf #define BMDMA_PAGE_SIZE 4096 3540a6238aSAlexander Graf 367e2648dfSPaolo Bonzini #define BM_MIGRATION_COMPAT_STATUS_BITS \ 37fd648f10SPaolo Bonzini (IDE_RETRY_DMA | IDE_RETRY_PIO | \ 38fd648f10SPaolo Bonzini IDE_RETRY_READ | IDE_RETRY_FLUSH) 397e2648dfSPaolo Bonzini 4040a6238aSAlexander Graf static void bmdma_start_dma(IDEDMA *dma, IDEState *s, 41097310b5SMarkus Armbruster BlockCompletionFunc *dma_cb) 4240a6238aSAlexander Graf { 4340a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 4440a6238aSAlexander Graf 4540a6238aSAlexander Graf bm->dma_cb = dma_cb; 4640a6238aSAlexander Graf bm->cur_prd_last = 0; 4740a6238aSAlexander Graf bm->cur_prd_addr = 0; 4840a6238aSAlexander Graf bm->cur_prd_len = 0; 4940a6238aSAlexander Graf 5040a6238aSAlexander Graf if (bm->status & BM_STATUS_DMAING) { 5140a6238aSAlexander Graf bm->dma_cb(bmdma_active_if(bm), 0); 5240a6238aSAlexander Graf } 5340a6238aSAlexander Graf } 5440a6238aSAlexander Graf 553251bdcfSJohn Snow /** 563251bdcfSJohn Snow * Return the number of bytes successfully prepared. 573251bdcfSJohn Snow * -1 on error. 583251bdcfSJohn Snow */ 593251bdcfSJohn Snow static int32_t bmdma_prepare_buf(IDEDMA *dma, int is_write) 6040a6238aSAlexander Graf { 6140a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 6240a6238aSAlexander Graf IDEState *s = bmdma_active_if(bm); 63f6c11d56SAndreas Färber PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev); 6440a6238aSAlexander Graf struct { 6540a6238aSAlexander Graf uint32_t addr; 6640a6238aSAlexander Graf uint32_t size; 6740a6238aSAlexander Graf } prd; 6840a6238aSAlexander Graf int l, len; 6940a6238aSAlexander Graf 70f6c11d56SAndreas Färber pci_dma_sglist_init(&s->sg, pci_dev, 71552908feSDavid Gibson s->nsector / (BMDMA_PAGE_SIZE / 512) + 1); 7240a6238aSAlexander Graf s->io_buffer_size = 0; 7340a6238aSAlexander Graf for(;;) { 7440a6238aSAlexander Graf if (bm->cur_prd_len == 0) { 7540a6238aSAlexander Graf /* end of table (with a fail safe of one page) */ 7640a6238aSAlexander Graf if (bm->cur_prd_last || 773251bdcfSJohn Snow (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE) { 783251bdcfSJohn Snow return s->io_buffer_size; 793251bdcfSJohn Snow } 80f6c11d56SAndreas Färber pci_dma_read(pci_dev, bm->cur_addr, &prd, 8); 8140a6238aSAlexander Graf bm->cur_addr += 8; 8240a6238aSAlexander Graf prd.addr = le32_to_cpu(prd.addr); 8340a6238aSAlexander Graf prd.size = le32_to_cpu(prd.size); 8440a6238aSAlexander Graf len = prd.size & 0xfffe; 8540a6238aSAlexander Graf if (len == 0) 8640a6238aSAlexander Graf len = 0x10000; 8740a6238aSAlexander Graf bm->cur_prd_len = len; 8840a6238aSAlexander Graf bm->cur_prd_addr = prd.addr; 8940a6238aSAlexander Graf bm->cur_prd_last = (prd.size & 0x80000000); 9040a6238aSAlexander Graf } 9140a6238aSAlexander Graf l = bm->cur_prd_len; 9240a6238aSAlexander Graf if (l > 0) { 9340a6238aSAlexander Graf qemu_sglist_add(&s->sg, bm->cur_prd_addr, l); 943251bdcfSJohn Snow 953251bdcfSJohn Snow /* Note: We limit the max transfer to be 2GiB. 963251bdcfSJohn Snow * This should accommodate the largest ATA transaction 973251bdcfSJohn Snow * for LBA48 (65,536 sectors) and 32K sector sizes. */ 983251bdcfSJohn Snow if (s->sg.size > INT32_MAX) { 9981b07353SGonglei error_report("IDE: sglist describes more than 2GiB."); 1003251bdcfSJohn Snow break; 1013251bdcfSJohn Snow } 10240a6238aSAlexander Graf bm->cur_prd_addr += l; 10340a6238aSAlexander Graf bm->cur_prd_len -= l; 10440a6238aSAlexander Graf s->io_buffer_size += l; 10540a6238aSAlexander Graf } 10640a6238aSAlexander Graf } 1073251bdcfSJohn Snow 1083251bdcfSJohn Snow qemu_sglist_destroy(&s->sg); 1093251bdcfSJohn Snow s->io_buffer_size = 0; 1103251bdcfSJohn Snow return -1; 11140a6238aSAlexander Graf } 11240a6238aSAlexander Graf 11340a6238aSAlexander Graf /* return 0 if buffer completed */ 11440a6238aSAlexander Graf static int bmdma_rw_buf(IDEDMA *dma, int is_write) 11540a6238aSAlexander Graf { 11640a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 11740a6238aSAlexander Graf IDEState *s = bmdma_active_if(bm); 118f6c11d56SAndreas Färber PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev); 11940a6238aSAlexander Graf struct { 12040a6238aSAlexander Graf uint32_t addr; 12140a6238aSAlexander Graf uint32_t size; 12240a6238aSAlexander Graf } prd; 12340a6238aSAlexander Graf int l, len; 12440a6238aSAlexander Graf 12540a6238aSAlexander Graf for(;;) { 12640a6238aSAlexander Graf l = s->io_buffer_size - s->io_buffer_index; 12740a6238aSAlexander Graf if (l <= 0) 12840a6238aSAlexander Graf break; 12940a6238aSAlexander Graf if (bm->cur_prd_len == 0) { 13040a6238aSAlexander Graf /* end of table (with a fail safe of one page) */ 13140a6238aSAlexander Graf if (bm->cur_prd_last || 13240a6238aSAlexander Graf (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE) 13340a6238aSAlexander Graf return 0; 134f6c11d56SAndreas Färber pci_dma_read(pci_dev, bm->cur_addr, &prd, 8); 13540a6238aSAlexander Graf bm->cur_addr += 8; 13640a6238aSAlexander Graf prd.addr = le32_to_cpu(prd.addr); 13740a6238aSAlexander Graf prd.size = le32_to_cpu(prd.size); 13840a6238aSAlexander Graf len = prd.size & 0xfffe; 13940a6238aSAlexander Graf if (len == 0) 14040a6238aSAlexander Graf len = 0x10000; 14140a6238aSAlexander Graf bm->cur_prd_len = len; 14240a6238aSAlexander Graf bm->cur_prd_addr = prd.addr; 14340a6238aSAlexander Graf bm->cur_prd_last = (prd.size & 0x80000000); 14440a6238aSAlexander Graf } 14540a6238aSAlexander Graf if (l > bm->cur_prd_len) 14640a6238aSAlexander Graf l = bm->cur_prd_len; 14740a6238aSAlexander Graf if (l > 0) { 14840a6238aSAlexander Graf if (is_write) { 149f6c11d56SAndreas Färber pci_dma_write(pci_dev, bm->cur_prd_addr, 15040a6238aSAlexander Graf s->io_buffer + s->io_buffer_index, l); 15140a6238aSAlexander Graf } else { 152f6c11d56SAndreas Färber pci_dma_read(pci_dev, bm->cur_prd_addr, 15340a6238aSAlexander Graf s->io_buffer + s->io_buffer_index, l); 15440a6238aSAlexander Graf } 15540a6238aSAlexander Graf bm->cur_prd_addr += l; 15640a6238aSAlexander Graf bm->cur_prd_len -= l; 15740a6238aSAlexander Graf s->io_buffer_index += l; 15840a6238aSAlexander Graf } 15940a6238aSAlexander Graf } 16040a6238aSAlexander Graf return 1; 16140a6238aSAlexander Graf } 16240a6238aSAlexander Graf 1630e7ce54cSPaolo Bonzini static void bmdma_set_inactive(IDEDMA *dma, bool more) 16440a6238aSAlexander Graf { 16540a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 16640a6238aSAlexander Graf 16740a6238aSAlexander Graf bm->dma_cb = NULL; 1680e7ce54cSPaolo Bonzini if (more) { 1690e7ce54cSPaolo Bonzini bm->status |= BM_STATUS_DMAING; 1700e7ce54cSPaolo Bonzini } else { 1710e7ce54cSPaolo Bonzini bm->status &= ~BM_STATUS_DMAING; 1720e7ce54cSPaolo Bonzini } 17340a6238aSAlexander Graf } 17440a6238aSAlexander Graf 175bd8892c4SPaolo Bonzini static void bmdma_restart_dma(IDEDMA *dma) 17640a6238aSAlexander Graf { 17740a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 17840a6238aSAlexander Graf 17906b95b1eSPaolo Bonzini bm->cur_addr = bm->addr; 18040a6238aSAlexander Graf } 18140a6238aSAlexander Graf 18240a6238aSAlexander Graf static void bmdma_cancel(BMDMAState *bm) 18340a6238aSAlexander Graf { 18440a6238aSAlexander Graf if (bm->status & BM_STATUS_DMAING) { 18540a6238aSAlexander Graf /* cancel DMA request */ 1860e7ce54cSPaolo Bonzini bmdma_set_inactive(&bm->dma, false); 18740a6238aSAlexander Graf } 18840a6238aSAlexander Graf } 18940a6238aSAlexander Graf 1901374bec0SPaolo Bonzini static void bmdma_reset(IDEDMA *dma) 19140a6238aSAlexander Graf { 19240a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 19340a6238aSAlexander Graf 19440a6238aSAlexander Graf #ifdef DEBUG_IDE 19540a6238aSAlexander Graf printf("ide: dma_reset\n"); 19640a6238aSAlexander Graf #endif 19740a6238aSAlexander Graf bmdma_cancel(bm); 19840a6238aSAlexander Graf bm->cmd = 0; 19940a6238aSAlexander Graf bm->status = 0; 20040a6238aSAlexander Graf bm->addr = 0; 20140a6238aSAlexander Graf bm->cur_addr = 0; 20240a6238aSAlexander Graf bm->cur_prd_last = 0; 20340a6238aSAlexander Graf bm->cur_prd_addr = 0; 20440a6238aSAlexander Graf bm->cur_prd_len = 0; 20540a6238aSAlexander Graf } 20640a6238aSAlexander Graf 20740a6238aSAlexander Graf static void bmdma_irq(void *opaque, int n, int level) 20840a6238aSAlexander Graf { 20940a6238aSAlexander Graf BMDMAState *bm = opaque; 21040a6238aSAlexander Graf 21140a6238aSAlexander Graf if (!level) { 21240a6238aSAlexander Graf /* pass through lower */ 21340a6238aSAlexander Graf qemu_set_irq(bm->irq, level); 21440a6238aSAlexander Graf return; 21540a6238aSAlexander Graf } 21640a6238aSAlexander Graf 21740a6238aSAlexander Graf bm->status |= BM_STATUS_INT; 21840a6238aSAlexander Graf 21940a6238aSAlexander Graf /* trigger the real irq */ 22040a6238aSAlexander Graf qemu_set_irq(bm->irq, level); 22140a6238aSAlexander Graf } 22240a6238aSAlexander Graf 223a9deb8c6SAvi Kivity void bmdma_cmd_writeb(BMDMAState *bm, uint32_t val) 224977e1244SGerd Hoffmann { 225977e1244SGerd Hoffmann #ifdef DEBUG_IDE 226977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 227977e1244SGerd Hoffmann #endif 228c29947bbSKevin Wolf 229c29947bbSKevin Wolf /* Ignore writes to SSBM if it keeps the old value */ 230c29947bbSKevin Wolf if ((val & BM_CMD_START) != (bm->cmd & BM_CMD_START)) { 231977e1244SGerd Hoffmann if (!(val & BM_CMD_START)) { 232953844d1SAndrea Arcangeli /* 233953844d1SAndrea Arcangeli * We can't cancel Scatter Gather DMA in the middle of the 234953844d1SAndrea Arcangeli * operation or a partial (not full) DMA transfer would reach 235953844d1SAndrea Arcangeli * the storage so we wait for completion instead (we beahve 236953844d1SAndrea Arcangeli * like if the DMA was completed by the time the guest trying 237953844d1SAndrea Arcangeli * to cancel dma with bmdma_cmd_writeb with BM_CMD_START not 238953844d1SAndrea Arcangeli * set). 239953844d1SAndrea Arcangeli * 240953844d1SAndrea Arcangeli * In the future we'll be able to safely cancel the I/O if the 241953844d1SAndrea Arcangeli * whole DMA operation will be submitted to disk with a single 242953844d1SAndrea Arcangeli * aio operation with preadv/pwritev. 243953844d1SAndrea Arcangeli */ 24440a6238aSAlexander Graf if (bm->bus->dma->aiocb) { 2454be74634SMarkus Armbruster blk_drain_all(); 2462860e3ebSKevin Wolf assert(bm->bus->dma->aiocb == NULL); 247953844d1SAndrea Arcangeli } 248b39f9612SKevin Wolf bm->status &= ~BM_STATUS_DMAING; 249977e1244SGerd Hoffmann } else { 250b76876e6SKevin Wolf bm->cur_addr = bm->addr; 251977e1244SGerd Hoffmann if (!(bm->status & BM_STATUS_DMAING)) { 252977e1244SGerd Hoffmann bm->status |= BM_STATUS_DMAING; 253977e1244SGerd Hoffmann /* start dma transfer if possible */ 254977e1244SGerd Hoffmann if (bm->dma_cb) 25540a6238aSAlexander Graf bm->dma_cb(bmdma_active_if(bm), 0); 256977e1244SGerd Hoffmann } 257977e1244SGerd Hoffmann } 258977e1244SGerd Hoffmann } 259977e1244SGerd Hoffmann 260c29947bbSKevin Wolf bm->cmd = val & 0x09; 261c29947bbSKevin Wolf } 262c29947bbSKevin Wolf 263a8170e5eSAvi Kivity static uint64_t bmdma_addr_read(void *opaque, hwaddr addr, 264a9deb8c6SAvi Kivity unsigned width) 265977e1244SGerd Hoffmann { 266a9deb8c6SAvi Kivity BMDMAState *bm = opaque; 2679fbef1acSAvi Kivity uint32_t mask = (1ULL << (width * 8)) - 1; 268a9deb8c6SAvi Kivity uint64_t data; 2699fbef1acSAvi Kivity 270a9deb8c6SAvi Kivity data = (bm->addr >> (addr * 8)) & mask; 271977e1244SGerd Hoffmann #ifdef DEBUG_IDE 272cb67be85SHervé Poussineau printf("%s: 0x%08x\n", __func__, (unsigned)data); 273977e1244SGerd Hoffmann #endif 274a9deb8c6SAvi Kivity return data; 275977e1244SGerd Hoffmann } 276977e1244SGerd Hoffmann 277a8170e5eSAvi Kivity static void bmdma_addr_write(void *opaque, hwaddr addr, 278a9deb8c6SAvi Kivity uint64_t data, unsigned width) 279977e1244SGerd Hoffmann { 280a9deb8c6SAvi Kivity BMDMAState *bm = opaque; 2819fbef1acSAvi Kivity int shift = addr * 8; 2829fbef1acSAvi Kivity uint32_t mask = (1ULL << (width * 8)) - 1; 2839fbef1acSAvi Kivity 284977e1244SGerd Hoffmann #ifdef DEBUG_IDE 2859fbef1acSAvi Kivity printf("%s: 0x%08x\n", __func__, (unsigned)data); 286977e1244SGerd Hoffmann #endif 2879fbef1acSAvi Kivity bm->addr &= ~(mask << shift); 2889fbef1acSAvi Kivity bm->addr |= ((data & mask) << shift) & ~3; 289977e1244SGerd Hoffmann } 290977e1244SGerd Hoffmann 291a9deb8c6SAvi Kivity MemoryRegionOps bmdma_addr_ioport_ops = { 2929fbef1acSAvi Kivity .read = bmdma_addr_read, 2939fbef1acSAvi Kivity .write = bmdma_addr_write, 294a9deb8c6SAvi Kivity .endianness = DEVICE_LITTLE_ENDIAN, 2959fbef1acSAvi Kivity }; 296977e1244SGerd Hoffmann 2975ee84c33SJuan Quintela static bool ide_bmdma_current_needed(void *opaque) 2985ee84c33SJuan Quintela { 2995ee84c33SJuan Quintela BMDMAState *bm = opaque; 3005ee84c33SJuan Quintela 3015ee84c33SJuan Quintela return (bm->cur_prd_len != 0); 3025ee84c33SJuan Quintela } 3035ee84c33SJuan Quintela 304def93791SKevin Wolf static bool ide_bmdma_status_needed(void *opaque) 305def93791SKevin Wolf { 306def93791SKevin Wolf BMDMAState *bm = opaque; 307def93791SKevin Wolf 308def93791SKevin Wolf /* Older versions abused some bits in the status register for internal 309def93791SKevin Wolf * error state. If any of these bits are set, we must add a subsection to 310def93791SKevin Wolf * transfer the real status register */ 311def93791SKevin Wolf uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS; 312def93791SKevin Wolf 313def93791SKevin Wolf return ((bm->status & abused_bits) != 0); 314def93791SKevin Wolf } 315def93791SKevin Wolf 316def93791SKevin Wolf static void ide_bmdma_pre_save(void *opaque) 317def93791SKevin Wolf { 318def93791SKevin Wolf BMDMAState *bm = opaque; 319def93791SKevin Wolf uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS; 320def93791SKevin Wolf 321a96cb236SPaolo Bonzini bm->migration_retry_unit = bm->bus->retry_unit; 322dc5d0af4SPaolo Bonzini bm->migration_retry_sector_num = bm->bus->retry_sector_num; 323dc5d0af4SPaolo Bonzini bm->migration_retry_nsector = bm->bus->retry_nsector; 324def93791SKevin Wolf bm->migration_compat_status = 325def93791SKevin Wolf (bm->status & ~abused_bits) | (bm->bus->error_status & abused_bits); 326def93791SKevin Wolf } 327def93791SKevin Wolf 328def93791SKevin Wolf /* This function accesses bm->bus->error_status which is loaded only after 329def93791SKevin Wolf * BMDMA itself. This is why the function is called from ide_pci_post_load 330def93791SKevin Wolf * instead of being registered with VMState where it would run too early. */ 331def93791SKevin Wolf static int ide_bmdma_post_load(void *opaque, int version_id) 332def93791SKevin Wolf { 333def93791SKevin Wolf BMDMAState *bm = opaque; 334def93791SKevin Wolf uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS; 335def93791SKevin Wolf 336def93791SKevin Wolf if (bm->status == 0) { 337def93791SKevin Wolf bm->status = bm->migration_compat_status & ~abused_bits; 338def93791SKevin Wolf bm->bus->error_status |= bm->migration_compat_status & abused_bits; 339def93791SKevin Wolf } 340a96cb236SPaolo Bonzini if (bm->bus->error_status) { 341dc5d0af4SPaolo Bonzini bm->bus->retry_sector_num = bm->migration_retry_sector_num; 342dc5d0af4SPaolo Bonzini bm->bus->retry_nsector = bm->migration_retry_nsector; 343a96cb236SPaolo Bonzini bm->bus->retry_unit = bm->migration_retry_unit; 344a96cb236SPaolo Bonzini } 345def93791SKevin Wolf 346def93791SKevin Wolf return 0; 347def93791SKevin Wolf } 348def93791SKevin Wolf 3495ee84c33SJuan Quintela static const VMStateDescription vmstate_bmdma_current = { 3505ee84c33SJuan Quintela .name = "ide bmdma_current", 3515ee84c33SJuan Quintela .version_id = 1, 3525ee84c33SJuan Quintela .minimum_version_id = 1, 3535ee84c33SJuan Quintela .fields = (VMStateField[]) { 3545ee84c33SJuan Quintela VMSTATE_UINT32(cur_addr, BMDMAState), 3555ee84c33SJuan Quintela VMSTATE_UINT32(cur_prd_last, BMDMAState), 3565ee84c33SJuan Quintela VMSTATE_UINT32(cur_prd_addr, BMDMAState), 3575ee84c33SJuan Quintela VMSTATE_UINT32(cur_prd_len, BMDMAState), 3585ee84c33SJuan Quintela VMSTATE_END_OF_LIST() 3595ee84c33SJuan Quintela } 3605ee84c33SJuan Quintela }; 3615ee84c33SJuan Quintela 36206ab66cfSStefan Weil static const VMStateDescription vmstate_bmdma_status = { 363def93791SKevin Wolf .name ="ide bmdma/status", 364def93791SKevin Wolf .version_id = 1, 365def93791SKevin Wolf .minimum_version_id = 1, 366def93791SKevin Wolf .fields = (VMStateField[]) { 367def93791SKevin Wolf VMSTATE_UINT8(status, BMDMAState), 368def93791SKevin Wolf VMSTATE_END_OF_LIST() 369def93791SKevin Wolf } 370def93791SKevin Wolf }; 3715ee84c33SJuan Quintela 372407a4f30SJuan Quintela static const VMStateDescription vmstate_bmdma = { 373407a4f30SJuan Quintela .name = "ide bmdma", 37457338424SJuan Quintela .version_id = 3, 375407a4f30SJuan Quintela .minimum_version_id = 0, 376def93791SKevin Wolf .pre_save = ide_bmdma_pre_save, 377407a4f30SJuan Quintela .fields = (VMStateField[]) { 378407a4f30SJuan Quintela VMSTATE_UINT8(cmd, BMDMAState), 379def93791SKevin Wolf VMSTATE_UINT8(migration_compat_status, BMDMAState), 380407a4f30SJuan Quintela VMSTATE_UINT32(addr, BMDMAState), 381dc5d0af4SPaolo Bonzini VMSTATE_INT64(migration_retry_sector_num, BMDMAState), 382dc5d0af4SPaolo Bonzini VMSTATE_UINT32(migration_retry_nsector, BMDMAState), 383a96cb236SPaolo Bonzini VMSTATE_UINT8(migration_retry_unit, BMDMAState), 384407a4f30SJuan Quintela VMSTATE_END_OF_LIST() 3855ee84c33SJuan Quintela }, 3865ee84c33SJuan Quintela .subsections = (VMStateSubsection []) { 3875ee84c33SJuan Quintela { 3885ee84c33SJuan Quintela .vmsd = &vmstate_bmdma_current, 3895ee84c33SJuan Quintela .needed = ide_bmdma_current_needed, 3905ee84c33SJuan Quintela }, { 391def93791SKevin Wolf .vmsd = &vmstate_bmdma_status, 392def93791SKevin Wolf .needed = ide_bmdma_status_needed, 393def93791SKevin Wolf }, { 3945ee84c33SJuan Quintela /* empty */ 3955ee84c33SJuan Quintela } 396407a4f30SJuan Quintela } 397407a4f30SJuan Quintela }; 398407a4f30SJuan Quintela 399407a4f30SJuan Quintela static int ide_pci_post_load(void *opaque, int version_id) 400977e1244SGerd Hoffmann { 401977e1244SGerd Hoffmann PCIIDEState *d = opaque; 402977e1244SGerd Hoffmann int i; 403977e1244SGerd Hoffmann 404977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 405407a4f30SJuan Quintela /* current versions always store 0/1, but older version 406407a4f30SJuan Quintela stored bigger values. We only need last bit */ 407a96cb236SPaolo Bonzini d->bmdma[i].migration_retry_unit &= 1; 408def93791SKevin Wolf ide_bmdma_post_load(&d->bmdma[i], -1); 409977e1244SGerd Hoffmann } 410def93791SKevin Wolf 411977e1244SGerd Hoffmann return 0; 412977e1244SGerd Hoffmann } 413977e1244SGerd Hoffmann 414407a4f30SJuan Quintela const VMStateDescription vmstate_ide_pci = { 415407a4f30SJuan Quintela .name = "ide", 41657338424SJuan Quintela .version_id = 3, 417407a4f30SJuan Quintela .minimum_version_id = 0, 418407a4f30SJuan Quintela .post_load = ide_pci_post_load, 419407a4f30SJuan Quintela .fields = (VMStateField[]) { 420f6c11d56SAndreas Färber VMSTATE_PCI_DEVICE(parent_obj, PCIIDEState), 421407a4f30SJuan Quintela VMSTATE_STRUCT_ARRAY(bmdma, PCIIDEState, 2, 0, 422407a4f30SJuan Quintela vmstate_bmdma, BMDMAState), 423407a4f30SJuan Quintela VMSTATE_IDE_BUS_ARRAY(bus, PCIIDEState, 2), 424407a4f30SJuan Quintela VMSTATE_IDE_DRIVES(bus[0].ifs, PCIIDEState), 425407a4f30SJuan Quintela VMSTATE_IDE_DRIVES(bus[1].ifs, PCIIDEState), 426407a4f30SJuan Quintela VMSTATE_END_OF_LIST() 427407a4f30SJuan Quintela } 428407a4f30SJuan Quintela }; 429407a4f30SJuan Quintela 4303e7e1558SJuan Quintela void pci_ide_create_devs(PCIDevice *dev, DriveInfo **hd_table) 431feef3102SGerd Hoffmann { 432f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 433feef3102SGerd Hoffmann static const int bus[4] = { 0, 0, 1, 1 }; 434feef3102SGerd Hoffmann static const int unit[4] = { 0, 1, 0, 1 }; 435feef3102SGerd Hoffmann int i; 436feef3102SGerd Hoffmann 437feef3102SGerd Hoffmann for (i = 0; i < 4; i++) { 438feef3102SGerd Hoffmann if (hd_table[i] == NULL) 439feef3102SGerd Hoffmann continue; 4401f850f10SGerd Hoffmann ide_create_drive(d->bus+bus[i], unit[i], hd_table[i]); 441feef3102SGerd Hoffmann } 442feef3102SGerd Hoffmann } 44340a6238aSAlexander Graf 44440a6238aSAlexander Graf static const struct IDEDMAOps bmdma_ops = { 44540a6238aSAlexander Graf .start_dma = bmdma_start_dma, 44640a6238aSAlexander Graf .prepare_buf = bmdma_prepare_buf, 44740a6238aSAlexander Graf .rw_buf = bmdma_rw_buf, 448bd8892c4SPaolo Bonzini .restart_dma = bmdma_restart_dma, 44940a6238aSAlexander Graf .set_inactive = bmdma_set_inactive, 45040a6238aSAlexander Graf .reset = bmdma_reset, 45140a6238aSAlexander Graf }; 45240a6238aSAlexander Graf 453a9deb8c6SAvi Kivity void bmdma_init(IDEBus *bus, BMDMAState *bm, PCIIDEState *d) 45440a6238aSAlexander Graf { 45540a6238aSAlexander Graf if (bus->dma == &bm->dma) { 45640a6238aSAlexander Graf return; 45740a6238aSAlexander Graf } 45840a6238aSAlexander Graf 45940a6238aSAlexander Graf bm->dma.ops = &bmdma_ops; 46040a6238aSAlexander Graf bus->dma = &bm->dma; 46140a6238aSAlexander Graf bm->irq = bus->irq; 462*6e38a4baSShannon Zhao bus->irq = qemu_allocate_irq(bmdma_irq, bm, 0); 463a9deb8c6SAvi Kivity bm->pci_dev = d; 46440a6238aSAlexander Graf } 465f6c11d56SAndreas Färber 466f6c11d56SAndreas Färber static const TypeInfo pci_ide_type_info = { 467f6c11d56SAndreas Färber .name = TYPE_PCI_IDE, 468f6c11d56SAndreas Färber .parent = TYPE_PCI_DEVICE, 469f6c11d56SAndreas Färber .instance_size = sizeof(PCIIDEState), 470f6c11d56SAndreas Färber .abstract = true, 471f6c11d56SAndreas Färber }; 472f6c11d56SAndreas Färber 473f6c11d56SAndreas Färber static void pci_ide_register_types(void) 474f6c11d56SAndreas Färber { 475f6c11d56SAndreas Färber type_register_static(&pci_ide_type_info); 476f6c11d56SAndreas Färber } 477f6c11d56SAndreas Färber 478f6c11d56SAndreas Färber type_init(pci_ide_register_types) 479