xref: /qemu/hw/ide/pci.c (revision 40a6238a20134a4687f67072d9be99cd97aab59a)
1977e1244SGerd Hoffmann /*
2977e1244SGerd Hoffmann  * QEMU IDE Emulation: PCI Bus support.
3977e1244SGerd Hoffmann  *
4977e1244SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
5977e1244SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
6977e1244SGerd Hoffmann  *
7977e1244SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
8977e1244SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
9977e1244SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
10977e1244SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11977e1244SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
12977e1244SGerd Hoffmann  * furnished to do so, subject to the following conditions:
13977e1244SGerd Hoffmann  *
14977e1244SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
15977e1244SGerd Hoffmann  * all copies or substantial portions of the Software.
16977e1244SGerd Hoffmann  *
17977e1244SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18977e1244SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19977e1244SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20977e1244SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21977e1244SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22977e1244SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23977e1244SGerd Hoffmann  * THE SOFTWARE.
24977e1244SGerd Hoffmann  */
2559f2a787SGerd Hoffmann #include <hw/hw.h>
2659f2a787SGerd Hoffmann #include <hw/pc.h>
2759f2a787SGerd Hoffmann #include <hw/pci.h>
28feef3102SGerd Hoffmann #include <hw/isa.h>
29977e1244SGerd Hoffmann #include "block.h"
30977e1244SGerd Hoffmann #include "block_int.h"
31977e1244SGerd Hoffmann #include "sysemu.h"
32977e1244SGerd Hoffmann #include "dma.h"
3359f2a787SGerd Hoffmann 
3465c0f135SJuan Quintela #include <hw/ide/pci.h>
35977e1244SGerd Hoffmann 
36*40a6238aSAlexander Graf #define BMDMA_PAGE_SIZE 4096
37*40a6238aSAlexander Graf 
38*40a6238aSAlexander Graf static void bmdma_start_dma(IDEDMA *dma, IDEState *s,
39*40a6238aSAlexander Graf                             BlockDriverCompletionFunc *dma_cb)
40*40a6238aSAlexander Graf {
41*40a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
42*40a6238aSAlexander Graf 
43*40a6238aSAlexander Graf     bm->unit = s->unit;
44*40a6238aSAlexander Graf     bm->dma_cb = dma_cb;
45*40a6238aSAlexander Graf     bm->cur_prd_last = 0;
46*40a6238aSAlexander Graf     bm->cur_prd_addr = 0;
47*40a6238aSAlexander Graf     bm->cur_prd_len = 0;
48*40a6238aSAlexander Graf     bm->sector_num = ide_get_sector(s);
49*40a6238aSAlexander Graf     bm->nsector = s->nsector;
50*40a6238aSAlexander Graf 
51*40a6238aSAlexander Graf     if (bm->status & BM_STATUS_DMAING) {
52*40a6238aSAlexander Graf         bm->dma_cb(bmdma_active_if(bm), 0);
53*40a6238aSAlexander Graf     }
54*40a6238aSAlexander Graf }
55*40a6238aSAlexander Graf 
56*40a6238aSAlexander Graf /* return 0 if buffer completed */
57*40a6238aSAlexander Graf static int bmdma_prepare_buf(IDEDMA *dma, int is_write)
58*40a6238aSAlexander Graf {
59*40a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
60*40a6238aSAlexander Graf     IDEState *s = bmdma_active_if(bm);
61*40a6238aSAlexander Graf     struct {
62*40a6238aSAlexander Graf         uint32_t addr;
63*40a6238aSAlexander Graf         uint32_t size;
64*40a6238aSAlexander Graf     } prd;
65*40a6238aSAlexander Graf     int l, len;
66*40a6238aSAlexander Graf 
67*40a6238aSAlexander Graf     qemu_sglist_init(&s->sg, s->nsector / (BMDMA_PAGE_SIZE / 512) + 1);
68*40a6238aSAlexander Graf     s->io_buffer_size = 0;
69*40a6238aSAlexander Graf     for(;;) {
70*40a6238aSAlexander Graf         if (bm->cur_prd_len == 0) {
71*40a6238aSAlexander Graf             /* end of table (with a fail safe of one page) */
72*40a6238aSAlexander Graf             if (bm->cur_prd_last ||
73*40a6238aSAlexander Graf                 (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE)
74*40a6238aSAlexander Graf                 return s->io_buffer_size != 0;
75*40a6238aSAlexander Graf             cpu_physical_memory_read(bm->cur_addr, (uint8_t *)&prd, 8);
76*40a6238aSAlexander Graf             bm->cur_addr += 8;
77*40a6238aSAlexander Graf             prd.addr = le32_to_cpu(prd.addr);
78*40a6238aSAlexander Graf             prd.size = le32_to_cpu(prd.size);
79*40a6238aSAlexander Graf             len = prd.size & 0xfffe;
80*40a6238aSAlexander Graf             if (len == 0)
81*40a6238aSAlexander Graf                 len = 0x10000;
82*40a6238aSAlexander Graf             bm->cur_prd_len = len;
83*40a6238aSAlexander Graf             bm->cur_prd_addr = prd.addr;
84*40a6238aSAlexander Graf             bm->cur_prd_last = (prd.size & 0x80000000);
85*40a6238aSAlexander Graf         }
86*40a6238aSAlexander Graf         l = bm->cur_prd_len;
87*40a6238aSAlexander Graf         if (l > 0) {
88*40a6238aSAlexander Graf             qemu_sglist_add(&s->sg, bm->cur_prd_addr, l);
89*40a6238aSAlexander Graf             bm->cur_prd_addr += l;
90*40a6238aSAlexander Graf             bm->cur_prd_len -= l;
91*40a6238aSAlexander Graf             s->io_buffer_size += l;
92*40a6238aSAlexander Graf         }
93*40a6238aSAlexander Graf     }
94*40a6238aSAlexander Graf     return 1;
95*40a6238aSAlexander Graf }
96*40a6238aSAlexander Graf 
97*40a6238aSAlexander Graf /* return 0 if buffer completed */
98*40a6238aSAlexander Graf static int bmdma_rw_buf(IDEDMA *dma, int is_write)
99*40a6238aSAlexander Graf {
100*40a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
101*40a6238aSAlexander Graf     IDEState *s = bmdma_active_if(bm);
102*40a6238aSAlexander Graf     struct {
103*40a6238aSAlexander Graf         uint32_t addr;
104*40a6238aSAlexander Graf         uint32_t size;
105*40a6238aSAlexander Graf     } prd;
106*40a6238aSAlexander Graf     int l, len;
107*40a6238aSAlexander Graf 
108*40a6238aSAlexander Graf     for(;;) {
109*40a6238aSAlexander Graf         l = s->io_buffer_size - s->io_buffer_index;
110*40a6238aSAlexander Graf         if (l <= 0)
111*40a6238aSAlexander Graf             break;
112*40a6238aSAlexander Graf         if (bm->cur_prd_len == 0) {
113*40a6238aSAlexander Graf             /* end of table (with a fail safe of one page) */
114*40a6238aSAlexander Graf             if (bm->cur_prd_last ||
115*40a6238aSAlexander Graf                 (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE)
116*40a6238aSAlexander Graf                 return 0;
117*40a6238aSAlexander Graf             cpu_physical_memory_read(bm->cur_addr, (uint8_t *)&prd, 8);
118*40a6238aSAlexander Graf             bm->cur_addr += 8;
119*40a6238aSAlexander Graf             prd.addr = le32_to_cpu(prd.addr);
120*40a6238aSAlexander Graf             prd.size = le32_to_cpu(prd.size);
121*40a6238aSAlexander Graf             len = prd.size & 0xfffe;
122*40a6238aSAlexander Graf             if (len == 0)
123*40a6238aSAlexander Graf                 len = 0x10000;
124*40a6238aSAlexander Graf             bm->cur_prd_len = len;
125*40a6238aSAlexander Graf             bm->cur_prd_addr = prd.addr;
126*40a6238aSAlexander Graf             bm->cur_prd_last = (prd.size & 0x80000000);
127*40a6238aSAlexander Graf         }
128*40a6238aSAlexander Graf         if (l > bm->cur_prd_len)
129*40a6238aSAlexander Graf             l = bm->cur_prd_len;
130*40a6238aSAlexander Graf         if (l > 0) {
131*40a6238aSAlexander Graf             if (is_write) {
132*40a6238aSAlexander Graf                 cpu_physical_memory_write(bm->cur_prd_addr,
133*40a6238aSAlexander Graf                                           s->io_buffer + s->io_buffer_index, l);
134*40a6238aSAlexander Graf             } else {
135*40a6238aSAlexander Graf                 cpu_physical_memory_read(bm->cur_prd_addr,
136*40a6238aSAlexander Graf                                           s->io_buffer + s->io_buffer_index, l);
137*40a6238aSAlexander Graf             }
138*40a6238aSAlexander Graf             bm->cur_prd_addr += l;
139*40a6238aSAlexander Graf             bm->cur_prd_len -= l;
140*40a6238aSAlexander Graf             s->io_buffer_index += l;
141*40a6238aSAlexander Graf         }
142*40a6238aSAlexander Graf     }
143*40a6238aSAlexander Graf     return 1;
144*40a6238aSAlexander Graf }
145*40a6238aSAlexander Graf 
146*40a6238aSAlexander Graf static int bmdma_set_unit(IDEDMA *dma, int unit)
147*40a6238aSAlexander Graf {
148*40a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
149*40a6238aSAlexander Graf     bm->unit = unit;
150*40a6238aSAlexander Graf 
151*40a6238aSAlexander Graf     return 0;
152*40a6238aSAlexander Graf }
153*40a6238aSAlexander Graf 
154*40a6238aSAlexander Graf static int bmdma_add_status(IDEDMA *dma, int status)
155*40a6238aSAlexander Graf {
156*40a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
157*40a6238aSAlexander Graf     bm->status |= status;
158*40a6238aSAlexander Graf 
159*40a6238aSAlexander Graf     return 0;
160*40a6238aSAlexander Graf }
161*40a6238aSAlexander Graf 
162*40a6238aSAlexander Graf static int bmdma_set_inactive(IDEDMA *dma)
163*40a6238aSAlexander Graf {
164*40a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
165*40a6238aSAlexander Graf 
166*40a6238aSAlexander Graf     bm->status &= ~BM_STATUS_DMAING;
167*40a6238aSAlexander Graf     bm->dma_cb = NULL;
168*40a6238aSAlexander Graf     bm->unit = -1;
169*40a6238aSAlexander Graf 
170*40a6238aSAlexander Graf     return 0;
171*40a6238aSAlexander Graf }
172*40a6238aSAlexander Graf 
173*40a6238aSAlexander Graf static void bmdma_restart_dma(BMDMAState *bm, int is_read)
174*40a6238aSAlexander Graf {
175*40a6238aSAlexander Graf     IDEState *s = bmdma_active_if(bm);
176*40a6238aSAlexander Graf 
177*40a6238aSAlexander Graf     ide_set_sector(s, bm->sector_num);
178*40a6238aSAlexander Graf     s->io_buffer_index = 0;
179*40a6238aSAlexander Graf     s->io_buffer_size = 0;
180*40a6238aSAlexander Graf     s->nsector = bm->nsector;
181*40a6238aSAlexander Graf     bm->cur_addr = bm->addr;
182*40a6238aSAlexander Graf 
183*40a6238aSAlexander Graf     if (is_read) {
184*40a6238aSAlexander Graf         bm->dma_cb = ide_read_dma_cb;
185*40a6238aSAlexander Graf     } else {
186*40a6238aSAlexander Graf         bm->dma_cb = ide_write_dma_cb;
187*40a6238aSAlexander Graf     }
188*40a6238aSAlexander Graf 
189*40a6238aSAlexander Graf     bmdma_start_dma(&bm->dma, s, bm->dma_cb);
190*40a6238aSAlexander Graf }
191*40a6238aSAlexander Graf 
192*40a6238aSAlexander Graf static void bmdma_restart_bh(void *opaque)
193*40a6238aSAlexander Graf {
194*40a6238aSAlexander Graf     BMDMAState *bm = opaque;
195*40a6238aSAlexander Graf     int is_read;
196*40a6238aSAlexander Graf 
197*40a6238aSAlexander Graf     qemu_bh_delete(bm->bh);
198*40a6238aSAlexander Graf     bm->bh = NULL;
199*40a6238aSAlexander Graf 
200*40a6238aSAlexander Graf     is_read = !!(bm->status & BM_STATUS_RETRY_READ);
201*40a6238aSAlexander Graf 
202*40a6238aSAlexander Graf     if (bm->status & BM_STATUS_DMA_RETRY) {
203*40a6238aSAlexander Graf         bm->status &= ~(BM_STATUS_DMA_RETRY | BM_STATUS_RETRY_READ);
204*40a6238aSAlexander Graf         bmdma_restart_dma(bm, is_read);
205*40a6238aSAlexander Graf     } else if (bm->status & BM_STATUS_PIO_RETRY) {
206*40a6238aSAlexander Graf         bm->status &= ~(BM_STATUS_PIO_RETRY | BM_STATUS_RETRY_READ);
207*40a6238aSAlexander Graf         if (is_read) {
208*40a6238aSAlexander Graf             ide_sector_read(bmdma_active_if(bm));
209*40a6238aSAlexander Graf         } else {
210*40a6238aSAlexander Graf             ide_sector_write(bmdma_active_if(bm));
211*40a6238aSAlexander Graf         }
212*40a6238aSAlexander Graf     } else if (bm->status & BM_STATUS_RETRY_FLUSH) {
213*40a6238aSAlexander Graf         ide_flush_cache(bmdma_active_if(bm));
214*40a6238aSAlexander Graf     }
215*40a6238aSAlexander Graf }
216*40a6238aSAlexander Graf 
217*40a6238aSAlexander Graf static void bmdma_restart_cb(void *opaque, int running, int reason)
218*40a6238aSAlexander Graf {
219*40a6238aSAlexander Graf     IDEDMA *dma = opaque;
220*40a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
221*40a6238aSAlexander Graf 
222*40a6238aSAlexander Graf     if (!running)
223*40a6238aSAlexander Graf         return;
224*40a6238aSAlexander Graf 
225*40a6238aSAlexander Graf     if (!bm->bh) {
226*40a6238aSAlexander Graf         bm->bh = qemu_bh_new(bmdma_restart_bh, &bm->dma);
227*40a6238aSAlexander Graf         qemu_bh_schedule(bm->bh);
228*40a6238aSAlexander Graf     }
229*40a6238aSAlexander Graf }
230*40a6238aSAlexander Graf 
231*40a6238aSAlexander Graf static void bmdma_cancel(BMDMAState *bm)
232*40a6238aSAlexander Graf {
233*40a6238aSAlexander Graf     if (bm->status & BM_STATUS_DMAING) {
234*40a6238aSAlexander Graf         /* cancel DMA request */
235*40a6238aSAlexander Graf         bmdma_set_inactive(&bm->dma);
236*40a6238aSAlexander Graf     }
237*40a6238aSAlexander Graf }
238*40a6238aSAlexander Graf 
239*40a6238aSAlexander Graf static int bmdma_reset(IDEDMA *dma)
240*40a6238aSAlexander Graf {
241*40a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
242*40a6238aSAlexander Graf 
243*40a6238aSAlexander Graf #ifdef DEBUG_IDE
244*40a6238aSAlexander Graf     printf("ide: dma_reset\n");
245*40a6238aSAlexander Graf #endif
246*40a6238aSAlexander Graf     bmdma_cancel(bm);
247*40a6238aSAlexander Graf     bm->cmd = 0;
248*40a6238aSAlexander Graf     bm->status = 0;
249*40a6238aSAlexander Graf     bm->addr = 0;
250*40a6238aSAlexander Graf     bm->cur_addr = 0;
251*40a6238aSAlexander Graf     bm->cur_prd_last = 0;
252*40a6238aSAlexander Graf     bm->cur_prd_addr = 0;
253*40a6238aSAlexander Graf     bm->cur_prd_len = 0;
254*40a6238aSAlexander Graf     bm->sector_num = 0;
255*40a6238aSAlexander Graf     bm->nsector = 0;
256*40a6238aSAlexander Graf 
257*40a6238aSAlexander Graf     return 0;
258*40a6238aSAlexander Graf }
259*40a6238aSAlexander Graf 
260*40a6238aSAlexander Graf static int bmdma_start_transfer(IDEDMA *dma)
261*40a6238aSAlexander Graf {
262*40a6238aSAlexander Graf     return 0;
263*40a6238aSAlexander Graf }
264*40a6238aSAlexander Graf 
265*40a6238aSAlexander Graf static void bmdma_irq(void *opaque, int n, int level)
266*40a6238aSAlexander Graf {
267*40a6238aSAlexander Graf     BMDMAState *bm = opaque;
268*40a6238aSAlexander Graf 
269*40a6238aSAlexander Graf     if (!level) {
270*40a6238aSAlexander Graf         /* pass through lower */
271*40a6238aSAlexander Graf         qemu_set_irq(bm->irq, level);
272*40a6238aSAlexander Graf         return;
273*40a6238aSAlexander Graf     }
274*40a6238aSAlexander Graf 
275*40a6238aSAlexander Graf     if (bm) {
276*40a6238aSAlexander Graf         bm->status |= BM_STATUS_INT;
277*40a6238aSAlexander Graf     }
278*40a6238aSAlexander Graf 
279*40a6238aSAlexander Graf     /* trigger the real irq */
280*40a6238aSAlexander Graf     qemu_set_irq(bm->irq, level);
281*40a6238aSAlexander Graf }
282*40a6238aSAlexander Graf 
2833e7e1558SJuan Quintela void bmdma_cmd_writeb(void *opaque, uint32_t addr, uint32_t val)
284977e1244SGerd Hoffmann {
285977e1244SGerd Hoffmann     BMDMAState *bm = opaque;
286977e1244SGerd Hoffmann #ifdef DEBUG_IDE
287977e1244SGerd Hoffmann     printf("%s: 0x%08x\n", __func__, val);
288977e1244SGerd Hoffmann #endif
289c29947bbSKevin Wolf 
290c29947bbSKevin Wolf     /* Ignore writes to SSBM if it keeps the old value */
291c29947bbSKevin Wolf     if ((val & BM_CMD_START) != (bm->cmd & BM_CMD_START)) {
292977e1244SGerd Hoffmann         if (!(val & BM_CMD_START)) {
293953844d1SAndrea Arcangeli             /*
294953844d1SAndrea Arcangeli              * We can't cancel Scatter Gather DMA in the middle of the
295953844d1SAndrea Arcangeli              * operation or a partial (not full) DMA transfer would reach
296953844d1SAndrea Arcangeli              * the storage so we wait for completion instead (we beahve
297953844d1SAndrea Arcangeli              * like if the DMA was completed by the time the guest trying
298953844d1SAndrea Arcangeli              * to cancel dma with bmdma_cmd_writeb with BM_CMD_START not
299953844d1SAndrea Arcangeli              * set).
300953844d1SAndrea Arcangeli              *
301953844d1SAndrea Arcangeli              * In the future we'll be able to safely cancel the I/O if the
302953844d1SAndrea Arcangeli              * whole DMA operation will be submitted to disk with a single
303953844d1SAndrea Arcangeli              * aio operation with preadv/pwritev.
304953844d1SAndrea Arcangeli              */
305*40a6238aSAlexander Graf             if (bm->bus->dma->aiocb) {
306953844d1SAndrea Arcangeli                 qemu_aio_flush();
307953844d1SAndrea Arcangeli #ifdef DEBUG_IDE
308*40a6238aSAlexander Graf                 if (bm->bus->dma->aiocb)
309953844d1SAndrea Arcangeli                     printf("ide_dma_cancel: aiocb still pending");
310953844d1SAndrea Arcangeli                 if (bm->status & BM_STATUS_DMAING)
311953844d1SAndrea Arcangeli                     printf("ide_dma_cancel: BM_STATUS_DMAING still pending");
312953844d1SAndrea Arcangeli #endif
313953844d1SAndrea Arcangeli             }
314977e1244SGerd Hoffmann         } else {
315b76876e6SKevin Wolf             bm->cur_addr = bm->addr;
316977e1244SGerd Hoffmann             if (!(bm->status & BM_STATUS_DMAING)) {
317977e1244SGerd Hoffmann                 bm->status |= BM_STATUS_DMAING;
318977e1244SGerd Hoffmann                 /* start dma transfer if possible */
319977e1244SGerd Hoffmann                 if (bm->dma_cb)
320*40a6238aSAlexander Graf                     bm->dma_cb(bmdma_active_if(bm), 0);
321977e1244SGerd Hoffmann             }
322977e1244SGerd Hoffmann         }
323977e1244SGerd Hoffmann     }
324977e1244SGerd Hoffmann 
325c29947bbSKevin Wolf     bm->cmd = val & 0x09;
326c29947bbSKevin Wolf }
327c29947bbSKevin Wolf 
3289fbef1acSAvi Kivity static void bmdma_addr_read(IORange *ioport, uint64_t addr,
3299fbef1acSAvi Kivity                             unsigned width, uint64_t *data)
330977e1244SGerd Hoffmann {
3319fbef1acSAvi Kivity     BMDMAState *bm = container_of(ioport, BMDMAState, addr_ioport);
3329fbef1acSAvi Kivity     uint32_t mask = (1ULL << (width * 8)) - 1;
3339fbef1acSAvi Kivity 
3349fbef1acSAvi Kivity     *data = (bm->addr >> (addr * 8)) & mask;
335977e1244SGerd Hoffmann #ifdef DEBUG_IDE
3369fbef1acSAvi Kivity     printf("%s: 0x%08x\n", __func__, (unsigned)*data);
337977e1244SGerd Hoffmann #endif
338977e1244SGerd Hoffmann }
339977e1244SGerd Hoffmann 
3409fbef1acSAvi Kivity static void bmdma_addr_write(IORange *ioport, uint64_t addr,
3419fbef1acSAvi Kivity                              unsigned width, uint64_t data)
342977e1244SGerd Hoffmann {
3439fbef1acSAvi Kivity     BMDMAState *bm = container_of(ioport, BMDMAState, addr_ioport);
3449fbef1acSAvi Kivity     int shift = addr * 8;
3459fbef1acSAvi Kivity     uint32_t mask = (1ULL << (width * 8)) - 1;
3469fbef1acSAvi Kivity 
347977e1244SGerd Hoffmann #ifdef DEBUG_IDE
3489fbef1acSAvi Kivity     printf("%s: 0x%08x\n", __func__, (unsigned)data);
349977e1244SGerd Hoffmann #endif
3509fbef1acSAvi Kivity     bm->addr &= ~(mask << shift);
3519fbef1acSAvi Kivity     bm->addr |= ((data & mask) << shift) & ~3;
352977e1244SGerd Hoffmann }
353977e1244SGerd Hoffmann 
3549fbef1acSAvi Kivity const IORangeOps bmdma_addr_ioport_ops = {
3559fbef1acSAvi Kivity     .read = bmdma_addr_read,
3569fbef1acSAvi Kivity     .write = bmdma_addr_write,
3579fbef1acSAvi Kivity };
358977e1244SGerd Hoffmann 
3595ee84c33SJuan Quintela static bool ide_bmdma_current_needed(void *opaque)
3605ee84c33SJuan Quintela {
3615ee84c33SJuan Quintela     BMDMAState *bm = opaque;
3625ee84c33SJuan Quintela 
3635ee84c33SJuan Quintela     return (bm->cur_prd_len != 0);
3645ee84c33SJuan Quintela }
3655ee84c33SJuan Quintela 
3665ee84c33SJuan Quintela static const VMStateDescription vmstate_bmdma_current = {
3675ee84c33SJuan Quintela     .name = "ide bmdma_current",
3685ee84c33SJuan Quintela     .version_id = 1,
3695ee84c33SJuan Quintela     .minimum_version_id = 1,
3705ee84c33SJuan Quintela     .minimum_version_id_old = 1,
3715ee84c33SJuan Quintela     .fields      = (VMStateField []) {
3725ee84c33SJuan Quintela         VMSTATE_UINT32(cur_addr, BMDMAState),
3735ee84c33SJuan Quintela         VMSTATE_UINT32(cur_prd_last, BMDMAState),
3745ee84c33SJuan Quintela         VMSTATE_UINT32(cur_prd_addr, BMDMAState),
3755ee84c33SJuan Quintela         VMSTATE_UINT32(cur_prd_len, BMDMAState),
3765ee84c33SJuan Quintela         VMSTATE_END_OF_LIST()
3775ee84c33SJuan Quintela     }
3785ee84c33SJuan Quintela };
3795ee84c33SJuan Quintela 
3805ee84c33SJuan Quintela 
381407a4f30SJuan Quintela static const VMStateDescription vmstate_bmdma = {
382407a4f30SJuan Quintela     .name = "ide bmdma",
38357338424SJuan Quintela     .version_id = 3,
384407a4f30SJuan Quintela     .minimum_version_id = 0,
385407a4f30SJuan Quintela     .minimum_version_id_old = 0,
386407a4f30SJuan Quintela     .fields      = (VMStateField []) {
387407a4f30SJuan Quintela         VMSTATE_UINT8(cmd, BMDMAState),
388407a4f30SJuan Quintela         VMSTATE_UINT8(status, BMDMAState),
389407a4f30SJuan Quintela         VMSTATE_UINT32(addr, BMDMAState),
390407a4f30SJuan Quintela         VMSTATE_INT64(sector_num, BMDMAState),
391407a4f30SJuan Quintela         VMSTATE_UINT32(nsector, BMDMAState),
392407a4f30SJuan Quintela         VMSTATE_UINT8(unit, BMDMAState),
393407a4f30SJuan Quintela         VMSTATE_END_OF_LIST()
3945ee84c33SJuan Quintela     },
3955ee84c33SJuan Quintela     .subsections = (VMStateSubsection []) {
3965ee84c33SJuan Quintela         {
3975ee84c33SJuan Quintela             .vmsd = &vmstate_bmdma_current,
3985ee84c33SJuan Quintela             .needed = ide_bmdma_current_needed,
3995ee84c33SJuan Quintela         }, {
4005ee84c33SJuan Quintela             /* empty */
4015ee84c33SJuan Quintela         }
402407a4f30SJuan Quintela     }
403407a4f30SJuan Quintela };
404407a4f30SJuan Quintela 
405407a4f30SJuan Quintela static int ide_pci_post_load(void *opaque, int version_id)
406977e1244SGerd Hoffmann {
407977e1244SGerd Hoffmann     PCIIDEState *d = opaque;
408977e1244SGerd Hoffmann     int i;
409977e1244SGerd Hoffmann 
410977e1244SGerd Hoffmann     for(i = 0; i < 2; i++) {
411407a4f30SJuan Quintela         /* current versions always store 0/1, but older version
412407a4f30SJuan Quintela            stored bigger values. We only need last bit */
413407a4f30SJuan Quintela         d->bmdma[i].unit &= 1;
414977e1244SGerd Hoffmann     }
415977e1244SGerd Hoffmann     return 0;
416977e1244SGerd Hoffmann }
417977e1244SGerd Hoffmann 
418407a4f30SJuan Quintela const VMStateDescription vmstate_ide_pci = {
419407a4f30SJuan Quintela     .name = "ide",
42057338424SJuan Quintela     .version_id = 3,
421407a4f30SJuan Quintela     .minimum_version_id = 0,
422407a4f30SJuan Quintela     .minimum_version_id_old = 0,
423407a4f30SJuan Quintela     .post_load = ide_pci_post_load,
424407a4f30SJuan Quintela     .fields      = (VMStateField []) {
425407a4f30SJuan Quintela         VMSTATE_PCI_DEVICE(dev, PCIIDEState),
426407a4f30SJuan Quintela         VMSTATE_STRUCT_ARRAY(bmdma, PCIIDEState, 2, 0,
427407a4f30SJuan Quintela                              vmstate_bmdma, BMDMAState),
428407a4f30SJuan Quintela         VMSTATE_IDE_BUS_ARRAY(bus, PCIIDEState, 2),
429407a4f30SJuan Quintela         VMSTATE_IDE_DRIVES(bus[0].ifs, PCIIDEState),
430407a4f30SJuan Quintela         VMSTATE_IDE_DRIVES(bus[1].ifs, PCIIDEState),
431407a4f30SJuan Quintela         VMSTATE_END_OF_LIST()
432407a4f30SJuan Quintela     }
433407a4f30SJuan Quintela };
434407a4f30SJuan Quintela 
4353e7e1558SJuan Quintela void pci_ide_create_devs(PCIDevice *dev, DriveInfo **hd_table)
436feef3102SGerd Hoffmann {
437feef3102SGerd Hoffmann     PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev);
438feef3102SGerd Hoffmann     static const int bus[4]  = { 0, 0, 1, 1 };
439feef3102SGerd Hoffmann     static const int unit[4] = { 0, 1, 0, 1 };
440feef3102SGerd Hoffmann     int i;
441feef3102SGerd Hoffmann 
442feef3102SGerd Hoffmann     for (i = 0; i < 4; i++) {
443feef3102SGerd Hoffmann         if (hd_table[i] == NULL)
444feef3102SGerd Hoffmann             continue;
4451f850f10SGerd Hoffmann         ide_create_drive(d->bus+bus[i], unit[i], hd_table[i]);
446feef3102SGerd Hoffmann     }
447feef3102SGerd Hoffmann }
448*40a6238aSAlexander Graf 
449*40a6238aSAlexander Graf static const struct IDEDMAOps bmdma_ops = {
450*40a6238aSAlexander Graf     .start_dma = bmdma_start_dma,
451*40a6238aSAlexander Graf     .start_transfer = bmdma_start_transfer,
452*40a6238aSAlexander Graf     .prepare_buf = bmdma_prepare_buf,
453*40a6238aSAlexander Graf     .rw_buf = bmdma_rw_buf,
454*40a6238aSAlexander Graf     .set_unit = bmdma_set_unit,
455*40a6238aSAlexander Graf     .add_status = bmdma_add_status,
456*40a6238aSAlexander Graf     .set_inactive = bmdma_set_inactive,
457*40a6238aSAlexander Graf     .restart_cb = bmdma_restart_cb,
458*40a6238aSAlexander Graf     .reset = bmdma_reset,
459*40a6238aSAlexander Graf };
460*40a6238aSAlexander Graf 
461*40a6238aSAlexander Graf void bmdma_init(IDEBus *bus, BMDMAState *bm)
462*40a6238aSAlexander Graf {
463*40a6238aSAlexander Graf     qemu_irq *irq;
464*40a6238aSAlexander Graf 
465*40a6238aSAlexander Graf     if (bus->dma == &bm->dma) {
466*40a6238aSAlexander Graf         return;
467*40a6238aSAlexander Graf     }
468*40a6238aSAlexander Graf 
469*40a6238aSAlexander Graf     bm->dma.ops = &bmdma_ops;
470*40a6238aSAlexander Graf     bus->dma = &bm->dma;
471*40a6238aSAlexander Graf     bm->irq = bus->irq;
472*40a6238aSAlexander Graf     irq = qemu_allocate_irqs(bmdma_irq, bm, 1);
473*40a6238aSAlexander Graf     bus->irq = *irq;
474*40a6238aSAlexander Graf }
475