xref: /qemu/hw/ide/pci.c (revision 3eee2611dd89b2713eab4e33a6195add1fa6af32)
1977e1244SGerd Hoffmann /*
2977e1244SGerd Hoffmann  * QEMU IDE Emulation: PCI Bus support.
3977e1244SGerd Hoffmann  *
4977e1244SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
5977e1244SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
6977e1244SGerd Hoffmann  *
7977e1244SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
8977e1244SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
9977e1244SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
10977e1244SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11977e1244SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
12977e1244SGerd Hoffmann  * furnished to do so, subject to the following conditions:
13977e1244SGerd Hoffmann  *
14977e1244SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
15977e1244SGerd Hoffmann  * all copies or substantial portions of the Software.
16977e1244SGerd Hoffmann  *
17977e1244SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18977e1244SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19977e1244SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20977e1244SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21977e1244SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22977e1244SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23977e1244SGerd Hoffmann  * THE SOFTWARE.
24977e1244SGerd Hoffmann  */
2553239262SPeter Maydell #include "qemu/osdep.h"
26a9c94277SMarkus Armbruster #include "hw/hw.h"
27a9c94277SMarkus Armbruster #include "hw/i386/pc.h"
28a9c94277SMarkus Armbruster #include "hw/pci/pci.h"
29a9c94277SMarkus Armbruster #include "hw/isa/isa.h"
304be74634SMarkus Armbruster #include "sysemu/block-backend.h"
319c17d615SPaolo Bonzini #include "sysemu/dma.h"
323251bdcfSJohn Snow #include "qemu/error-report.h"
33a9c94277SMarkus Armbruster #include "hw/ide/pci.h"
34*3eee2611SJohn Snow #include "trace.h"
35977e1244SGerd Hoffmann 
3640a6238aSAlexander Graf #define BMDMA_PAGE_SIZE 4096
3740a6238aSAlexander Graf 
387e2648dfSPaolo Bonzini #define BM_MIGRATION_COMPAT_STATUS_BITS \
39fd648f10SPaolo Bonzini         (IDE_RETRY_DMA | IDE_RETRY_PIO | \
40fd648f10SPaolo Bonzini         IDE_RETRY_READ | IDE_RETRY_FLUSH)
417e2648dfSPaolo Bonzini 
4240a6238aSAlexander Graf static void bmdma_start_dma(IDEDMA *dma, IDEState *s,
43097310b5SMarkus Armbruster                             BlockCompletionFunc *dma_cb)
4440a6238aSAlexander Graf {
4540a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
4640a6238aSAlexander Graf 
4740a6238aSAlexander Graf     bm->dma_cb = dma_cb;
4840a6238aSAlexander Graf     bm->cur_prd_last = 0;
4940a6238aSAlexander Graf     bm->cur_prd_addr = 0;
5040a6238aSAlexander Graf     bm->cur_prd_len = 0;
5140a6238aSAlexander Graf 
5240a6238aSAlexander Graf     if (bm->status & BM_STATUS_DMAING) {
5340a6238aSAlexander Graf         bm->dma_cb(bmdma_active_if(bm), 0);
5440a6238aSAlexander Graf     }
5540a6238aSAlexander Graf }
5640a6238aSAlexander Graf 
573251bdcfSJohn Snow /**
58a718978eSJohn Snow  * Prepare an sglist based on available PRDs.
59a718978eSJohn Snow  * @limit: How many bytes to prepare total.
60a718978eSJohn Snow  *
61a718978eSJohn Snow  * Returns the number of bytes prepared, -1 on error.
62a718978eSJohn Snow  * IDEState.io_buffer_size will contain the number of bytes described
63a718978eSJohn Snow  * by the PRDs, whether or not we added them to the sglist.
643251bdcfSJohn Snow  */
65a718978eSJohn Snow static int32_t bmdma_prepare_buf(IDEDMA *dma, int32_t limit)
6640a6238aSAlexander Graf {
6740a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
6840a6238aSAlexander Graf     IDEState *s = bmdma_active_if(bm);
69f6c11d56SAndreas Färber     PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev);
7040a6238aSAlexander Graf     struct {
7140a6238aSAlexander Graf         uint32_t addr;
7240a6238aSAlexander Graf         uint32_t size;
7340a6238aSAlexander Graf     } prd;
7440a6238aSAlexander Graf     int l, len;
7540a6238aSAlexander Graf 
76f6c11d56SAndreas Färber     pci_dma_sglist_init(&s->sg, pci_dev,
77552908feSDavid Gibson                         s->nsector / (BMDMA_PAGE_SIZE / 512) + 1);
7840a6238aSAlexander Graf     s->io_buffer_size = 0;
7940a6238aSAlexander Graf     for(;;) {
8040a6238aSAlexander Graf         if (bm->cur_prd_len == 0) {
8140a6238aSAlexander Graf             /* end of table (with a fail safe of one page) */
8240a6238aSAlexander Graf             if (bm->cur_prd_last ||
833251bdcfSJohn Snow                 (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE) {
84a718978eSJohn Snow                 return s->sg.size;
853251bdcfSJohn Snow             }
86f6c11d56SAndreas Färber             pci_dma_read(pci_dev, bm->cur_addr, &prd, 8);
8740a6238aSAlexander Graf             bm->cur_addr += 8;
8840a6238aSAlexander Graf             prd.addr = le32_to_cpu(prd.addr);
8940a6238aSAlexander Graf             prd.size = le32_to_cpu(prd.size);
9040a6238aSAlexander Graf             len = prd.size & 0xfffe;
9140a6238aSAlexander Graf             if (len == 0)
9240a6238aSAlexander Graf                 len = 0x10000;
9340a6238aSAlexander Graf             bm->cur_prd_len = len;
9440a6238aSAlexander Graf             bm->cur_prd_addr = prd.addr;
9540a6238aSAlexander Graf             bm->cur_prd_last = (prd.size & 0x80000000);
9640a6238aSAlexander Graf         }
9740a6238aSAlexander Graf         l = bm->cur_prd_len;
9840a6238aSAlexander Graf         if (l > 0) {
99a718978eSJohn Snow             uint64_t sg_len;
100a718978eSJohn Snow 
101a718978eSJohn Snow             /* Don't add extra bytes to the SGList; consume any remaining
102a718978eSJohn Snow              * PRDs from the guest, but ignore them. */
103a718978eSJohn Snow             sg_len = MIN(limit - s->sg.size, bm->cur_prd_len);
104a718978eSJohn Snow             if (sg_len) {
105a718978eSJohn Snow                 qemu_sglist_add(&s->sg, bm->cur_prd_addr, sg_len);
106a718978eSJohn Snow             }
1073251bdcfSJohn Snow 
10840a6238aSAlexander Graf             bm->cur_prd_addr += l;
10940a6238aSAlexander Graf             bm->cur_prd_len -= l;
11040a6238aSAlexander Graf             s->io_buffer_size += l;
11140a6238aSAlexander Graf         }
11240a6238aSAlexander Graf     }
1133251bdcfSJohn Snow 
1143251bdcfSJohn Snow     qemu_sglist_destroy(&s->sg);
1153251bdcfSJohn Snow     s->io_buffer_size = 0;
1163251bdcfSJohn Snow     return -1;
11740a6238aSAlexander Graf }
11840a6238aSAlexander Graf 
11940a6238aSAlexander Graf /* return 0 if buffer completed */
12040a6238aSAlexander Graf static int bmdma_rw_buf(IDEDMA *dma, int is_write)
12140a6238aSAlexander Graf {
12240a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
12340a6238aSAlexander Graf     IDEState *s = bmdma_active_if(bm);
124f6c11d56SAndreas Färber     PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev);
12540a6238aSAlexander Graf     struct {
12640a6238aSAlexander Graf         uint32_t addr;
12740a6238aSAlexander Graf         uint32_t size;
12840a6238aSAlexander Graf     } prd;
12940a6238aSAlexander Graf     int l, len;
13040a6238aSAlexander Graf 
13140a6238aSAlexander Graf     for(;;) {
13240a6238aSAlexander Graf         l = s->io_buffer_size - s->io_buffer_index;
13340a6238aSAlexander Graf         if (l <= 0)
13440a6238aSAlexander Graf             break;
13540a6238aSAlexander Graf         if (bm->cur_prd_len == 0) {
13640a6238aSAlexander Graf             /* end of table (with a fail safe of one page) */
13740a6238aSAlexander Graf             if (bm->cur_prd_last ||
13840a6238aSAlexander Graf                 (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE)
13940a6238aSAlexander Graf                 return 0;
140f6c11d56SAndreas Färber             pci_dma_read(pci_dev, bm->cur_addr, &prd, 8);
14140a6238aSAlexander Graf             bm->cur_addr += 8;
14240a6238aSAlexander Graf             prd.addr = le32_to_cpu(prd.addr);
14340a6238aSAlexander Graf             prd.size = le32_to_cpu(prd.size);
14440a6238aSAlexander Graf             len = prd.size & 0xfffe;
14540a6238aSAlexander Graf             if (len == 0)
14640a6238aSAlexander Graf                 len = 0x10000;
14740a6238aSAlexander Graf             bm->cur_prd_len = len;
14840a6238aSAlexander Graf             bm->cur_prd_addr = prd.addr;
14940a6238aSAlexander Graf             bm->cur_prd_last = (prd.size & 0x80000000);
15040a6238aSAlexander Graf         }
15140a6238aSAlexander Graf         if (l > bm->cur_prd_len)
15240a6238aSAlexander Graf             l = bm->cur_prd_len;
15340a6238aSAlexander Graf         if (l > 0) {
15440a6238aSAlexander Graf             if (is_write) {
155f6c11d56SAndreas Färber                 pci_dma_write(pci_dev, bm->cur_prd_addr,
15640a6238aSAlexander Graf                               s->io_buffer + s->io_buffer_index, l);
15740a6238aSAlexander Graf             } else {
158f6c11d56SAndreas Färber                 pci_dma_read(pci_dev, bm->cur_prd_addr,
15940a6238aSAlexander Graf                              s->io_buffer + s->io_buffer_index, l);
16040a6238aSAlexander Graf             }
16140a6238aSAlexander Graf             bm->cur_prd_addr += l;
16240a6238aSAlexander Graf             bm->cur_prd_len -= l;
16340a6238aSAlexander Graf             s->io_buffer_index += l;
16440a6238aSAlexander Graf         }
16540a6238aSAlexander Graf     }
16640a6238aSAlexander Graf     return 1;
16740a6238aSAlexander Graf }
16840a6238aSAlexander Graf 
1690e7ce54cSPaolo Bonzini static void bmdma_set_inactive(IDEDMA *dma, bool more)
17040a6238aSAlexander Graf {
17140a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
17240a6238aSAlexander Graf 
17340a6238aSAlexander Graf     bm->dma_cb = NULL;
1740e7ce54cSPaolo Bonzini     if (more) {
1750e7ce54cSPaolo Bonzini         bm->status |= BM_STATUS_DMAING;
1760e7ce54cSPaolo Bonzini     } else {
1770e7ce54cSPaolo Bonzini         bm->status &= ~BM_STATUS_DMAING;
1780e7ce54cSPaolo Bonzini     }
17940a6238aSAlexander Graf }
18040a6238aSAlexander Graf 
181bd8892c4SPaolo Bonzini static void bmdma_restart_dma(IDEDMA *dma)
18240a6238aSAlexander Graf {
18340a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
18440a6238aSAlexander Graf 
18506b95b1eSPaolo Bonzini     bm->cur_addr = bm->addr;
18640a6238aSAlexander Graf }
18740a6238aSAlexander Graf 
18840a6238aSAlexander Graf static void bmdma_cancel(BMDMAState *bm)
18940a6238aSAlexander Graf {
19040a6238aSAlexander Graf     if (bm->status & BM_STATUS_DMAING) {
19140a6238aSAlexander Graf         /* cancel DMA request */
1920e7ce54cSPaolo Bonzini         bmdma_set_inactive(&bm->dma, false);
19340a6238aSAlexander Graf     }
19440a6238aSAlexander Graf }
19540a6238aSAlexander Graf 
1961374bec0SPaolo Bonzini static void bmdma_reset(IDEDMA *dma)
19740a6238aSAlexander Graf {
19840a6238aSAlexander Graf     BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
19940a6238aSAlexander Graf 
200*3eee2611SJohn Snow     trace_bmdma_reset();
20140a6238aSAlexander Graf     bmdma_cancel(bm);
20240a6238aSAlexander Graf     bm->cmd = 0;
20340a6238aSAlexander Graf     bm->status = 0;
20440a6238aSAlexander Graf     bm->addr = 0;
20540a6238aSAlexander Graf     bm->cur_addr = 0;
20640a6238aSAlexander Graf     bm->cur_prd_last = 0;
20740a6238aSAlexander Graf     bm->cur_prd_addr = 0;
20840a6238aSAlexander Graf     bm->cur_prd_len = 0;
20940a6238aSAlexander Graf }
21040a6238aSAlexander Graf 
21140a6238aSAlexander Graf static void bmdma_irq(void *opaque, int n, int level)
21240a6238aSAlexander Graf {
21340a6238aSAlexander Graf     BMDMAState *bm = opaque;
21440a6238aSAlexander Graf 
21540a6238aSAlexander Graf     if (!level) {
21640a6238aSAlexander Graf         /* pass through lower */
21740a6238aSAlexander Graf         qemu_set_irq(bm->irq, level);
21840a6238aSAlexander Graf         return;
21940a6238aSAlexander Graf     }
22040a6238aSAlexander Graf 
22140a6238aSAlexander Graf     bm->status |= BM_STATUS_INT;
22240a6238aSAlexander Graf 
22340a6238aSAlexander Graf     /* trigger the real irq */
22440a6238aSAlexander Graf     qemu_set_irq(bm->irq, level);
22540a6238aSAlexander Graf }
22640a6238aSAlexander Graf 
227a9deb8c6SAvi Kivity void bmdma_cmd_writeb(BMDMAState *bm, uint32_t val)
228977e1244SGerd Hoffmann {
229*3eee2611SJohn Snow     trace_bmdma_cmd_writeb(val);
230c29947bbSKevin Wolf 
231c29947bbSKevin Wolf     /* Ignore writes to SSBM if it keeps the old value */
232c29947bbSKevin Wolf     if ((val & BM_CMD_START) != (bm->cmd & BM_CMD_START)) {
233977e1244SGerd Hoffmann         if (!(val & BM_CMD_START)) {
23486698a12SJohn Snow             ide_cancel_dma_sync(idebus_active_if(bm->bus));
235b39f9612SKevin Wolf             bm->status &= ~BM_STATUS_DMAING;
236977e1244SGerd Hoffmann         } else {
237b76876e6SKevin Wolf             bm->cur_addr = bm->addr;
238977e1244SGerd Hoffmann             if (!(bm->status & BM_STATUS_DMAING)) {
239977e1244SGerd Hoffmann                 bm->status |= BM_STATUS_DMAING;
240977e1244SGerd Hoffmann                 /* start dma transfer if possible */
241977e1244SGerd Hoffmann                 if (bm->dma_cb)
24240a6238aSAlexander Graf                     bm->dma_cb(bmdma_active_if(bm), 0);
243977e1244SGerd Hoffmann             }
244977e1244SGerd Hoffmann         }
245977e1244SGerd Hoffmann     }
246977e1244SGerd Hoffmann 
247c29947bbSKevin Wolf     bm->cmd = val & 0x09;
248c29947bbSKevin Wolf }
249c29947bbSKevin Wolf 
250a8170e5eSAvi Kivity static uint64_t bmdma_addr_read(void *opaque, hwaddr addr,
251a9deb8c6SAvi Kivity                                 unsigned width)
252977e1244SGerd Hoffmann {
253a9deb8c6SAvi Kivity     BMDMAState *bm = opaque;
2549fbef1acSAvi Kivity     uint32_t mask = (1ULL << (width * 8)) - 1;
255a9deb8c6SAvi Kivity     uint64_t data;
2569fbef1acSAvi Kivity 
257a9deb8c6SAvi Kivity     data = (bm->addr >> (addr * 8)) & mask;
258*3eee2611SJohn Snow     trace_bmdma_addr_read(data);
259a9deb8c6SAvi Kivity     return data;
260977e1244SGerd Hoffmann }
261977e1244SGerd Hoffmann 
262a8170e5eSAvi Kivity static void bmdma_addr_write(void *opaque, hwaddr addr,
263a9deb8c6SAvi Kivity                              uint64_t data, unsigned width)
264977e1244SGerd Hoffmann {
265a9deb8c6SAvi Kivity     BMDMAState *bm = opaque;
2669fbef1acSAvi Kivity     int shift = addr * 8;
2679fbef1acSAvi Kivity     uint32_t mask = (1ULL << (width * 8)) - 1;
2689fbef1acSAvi Kivity 
269*3eee2611SJohn Snow     trace_bmdma_addr_write(data);
2709fbef1acSAvi Kivity     bm->addr &= ~(mask << shift);
2719fbef1acSAvi Kivity     bm->addr |= ((data & mask) << shift) & ~3;
272977e1244SGerd Hoffmann }
273977e1244SGerd Hoffmann 
274a9deb8c6SAvi Kivity MemoryRegionOps bmdma_addr_ioport_ops = {
2759fbef1acSAvi Kivity     .read = bmdma_addr_read,
2769fbef1acSAvi Kivity     .write = bmdma_addr_write,
277a9deb8c6SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
2789fbef1acSAvi Kivity };
279977e1244SGerd Hoffmann 
2805ee84c33SJuan Quintela static bool ide_bmdma_current_needed(void *opaque)
2815ee84c33SJuan Quintela {
2825ee84c33SJuan Quintela     BMDMAState *bm = opaque;
2835ee84c33SJuan Quintela 
2845ee84c33SJuan Quintela     return (bm->cur_prd_len != 0);
2855ee84c33SJuan Quintela }
2865ee84c33SJuan Quintela 
287def93791SKevin Wolf static bool ide_bmdma_status_needed(void *opaque)
288def93791SKevin Wolf {
289def93791SKevin Wolf     BMDMAState *bm = opaque;
290def93791SKevin Wolf 
291def93791SKevin Wolf     /* Older versions abused some bits in the status register for internal
292def93791SKevin Wolf      * error state. If any of these bits are set, we must add a subsection to
293def93791SKevin Wolf      * transfer the real status register */
294def93791SKevin Wolf     uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS;
295def93791SKevin Wolf 
296def93791SKevin Wolf     return ((bm->status & abused_bits) != 0);
297def93791SKevin Wolf }
298def93791SKevin Wolf 
299def93791SKevin Wolf static void ide_bmdma_pre_save(void *opaque)
300def93791SKevin Wolf {
301def93791SKevin Wolf     BMDMAState *bm = opaque;
302def93791SKevin Wolf     uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS;
303def93791SKevin Wolf 
304218fd37cSPavel Butsykin     if (!(bm->status & BM_STATUS_DMAING) && bm->dma_cb) {
305218fd37cSPavel Butsykin         bm->bus->error_status =
306218fd37cSPavel Butsykin             ide_dma_cmd_to_retry(bmdma_active_if(bm)->dma_cmd);
307218fd37cSPavel Butsykin     }
308a96cb236SPaolo Bonzini     bm->migration_retry_unit = bm->bus->retry_unit;
309dc5d0af4SPaolo Bonzini     bm->migration_retry_sector_num = bm->bus->retry_sector_num;
310dc5d0af4SPaolo Bonzini     bm->migration_retry_nsector = bm->bus->retry_nsector;
311def93791SKevin Wolf     bm->migration_compat_status =
312def93791SKevin Wolf         (bm->status & ~abused_bits) | (bm->bus->error_status & abused_bits);
313def93791SKevin Wolf }
314def93791SKevin Wolf 
315def93791SKevin Wolf /* This function accesses bm->bus->error_status which is loaded only after
316def93791SKevin Wolf  * BMDMA itself. This is why the function is called from ide_pci_post_load
317def93791SKevin Wolf  * instead of being registered with VMState where it would run too early. */
318def93791SKevin Wolf static int ide_bmdma_post_load(void *opaque, int version_id)
319def93791SKevin Wolf {
320def93791SKevin Wolf     BMDMAState *bm = opaque;
321def93791SKevin Wolf     uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS;
322def93791SKevin Wolf 
323def93791SKevin Wolf     if (bm->status == 0) {
324def93791SKevin Wolf         bm->status = bm->migration_compat_status & ~abused_bits;
325def93791SKevin Wolf         bm->bus->error_status |= bm->migration_compat_status & abused_bits;
326def93791SKevin Wolf     }
327a96cb236SPaolo Bonzini     if (bm->bus->error_status) {
328dc5d0af4SPaolo Bonzini         bm->bus->retry_sector_num = bm->migration_retry_sector_num;
329dc5d0af4SPaolo Bonzini         bm->bus->retry_nsector = bm->migration_retry_nsector;
330a96cb236SPaolo Bonzini         bm->bus->retry_unit = bm->migration_retry_unit;
331a96cb236SPaolo Bonzini     }
332def93791SKevin Wolf 
333def93791SKevin Wolf     return 0;
334def93791SKevin Wolf }
335def93791SKevin Wolf 
3365ee84c33SJuan Quintela static const VMStateDescription vmstate_bmdma_current = {
3375ee84c33SJuan Quintela     .name = "ide bmdma_current",
3385ee84c33SJuan Quintela     .version_id = 1,
3395ee84c33SJuan Quintela     .minimum_version_id = 1,
3405cd8cadaSJuan Quintela     .needed = ide_bmdma_current_needed,
3415ee84c33SJuan Quintela     .fields = (VMStateField[]) {
3425ee84c33SJuan Quintela         VMSTATE_UINT32(cur_addr, BMDMAState),
3435ee84c33SJuan Quintela         VMSTATE_UINT32(cur_prd_last, BMDMAState),
3445ee84c33SJuan Quintela         VMSTATE_UINT32(cur_prd_addr, BMDMAState),
3455ee84c33SJuan Quintela         VMSTATE_UINT32(cur_prd_len, BMDMAState),
3465ee84c33SJuan Quintela         VMSTATE_END_OF_LIST()
3475ee84c33SJuan Quintela     }
3485ee84c33SJuan Quintela };
3495ee84c33SJuan Quintela 
35006ab66cfSStefan Weil static const VMStateDescription vmstate_bmdma_status = {
351def93791SKevin Wolf     .name ="ide bmdma/status",
352def93791SKevin Wolf     .version_id = 1,
353def93791SKevin Wolf     .minimum_version_id = 1,
3545cd8cadaSJuan Quintela     .needed = ide_bmdma_status_needed,
355def93791SKevin Wolf     .fields = (VMStateField[]) {
356def93791SKevin Wolf         VMSTATE_UINT8(status, BMDMAState),
357def93791SKevin Wolf         VMSTATE_END_OF_LIST()
358def93791SKevin Wolf     }
359def93791SKevin Wolf };
3605ee84c33SJuan Quintela 
361407a4f30SJuan Quintela static const VMStateDescription vmstate_bmdma = {
362407a4f30SJuan Quintela     .name = "ide bmdma",
36357338424SJuan Quintela     .version_id = 3,
364407a4f30SJuan Quintela     .minimum_version_id = 0,
365def93791SKevin Wolf     .pre_save  = ide_bmdma_pre_save,
366407a4f30SJuan Quintela     .fields = (VMStateField[]) {
367407a4f30SJuan Quintela         VMSTATE_UINT8(cmd, BMDMAState),
368def93791SKevin Wolf         VMSTATE_UINT8(migration_compat_status, BMDMAState),
369407a4f30SJuan Quintela         VMSTATE_UINT32(addr, BMDMAState),
370dc5d0af4SPaolo Bonzini         VMSTATE_INT64(migration_retry_sector_num, BMDMAState),
371dc5d0af4SPaolo Bonzini         VMSTATE_UINT32(migration_retry_nsector, BMDMAState),
372a96cb236SPaolo Bonzini         VMSTATE_UINT8(migration_retry_unit, BMDMAState),
373407a4f30SJuan Quintela         VMSTATE_END_OF_LIST()
3745ee84c33SJuan Quintela     },
3755cd8cadaSJuan Quintela     .subsections = (const VMStateDescription*[]) {
3765cd8cadaSJuan Quintela         &vmstate_bmdma_current,
3775cd8cadaSJuan Quintela         &vmstate_bmdma_status,
3785cd8cadaSJuan Quintela         NULL
379407a4f30SJuan Quintela     }
380407a4f30SJuan Quintela };
381407a4f30SJuan Quintela 
382407a4f30SJuan Quintela static int ide_pci_post_load(void *opaque, int version_id)
383977e1244SGerd Hoffmann {
384977e1244SGerd Hoffmann     PCIIDEState *d = opaque;
385977e1244SGerd Hoffmann     int i;
386977e1244SGerd Hoffmann 
387977e1244SGerd Hoffmann     for(i = 0; i < 2; i++) {
388407a4f30SJuan Quintela         /* current versions always store 0/1, but older version
389407a4f30SJuan Quintela            stored bigger values. We only need last bit */
390a96cb236SPaolo Bonzini         d->bmdma[i].migration_retry_unit &= 1;
391def93791SKevin Wolf         ide_bmdma_post_load(&d->bmdma[i], -1);
392977e1244SGerd Hoffmann     }
393def93791SKevin Wolf 
394977e1244SGerd Hoffmann     return 0;
395977e1244SGerd Hoffmann }
396977e1244SGerd Hoffmann 
397407a4f30SJuan Quintela const VMStateDescription vmstate_ide_pci = {
398407a4f30SJuan Quintela     .name = "ide",
39957338424SJuan Quintela     .version_id = 3,
400407a4f30SJuan Quintela     .minimum_version_id = 0,
401407a4f30SJuan Quintela     .post_load = ide_pci_post_load,
402407a4f30SJuan Quintela     .fields = (VMStateField[]) {
403f6c11d56SAndreas Färber         VMSTATE_PCI_DEVICE(parent_obj, PCIIDEState),
404407a4f30SJuan Quintela         VMSTATE_STRUCT_ARRAY(bmdma, PCIIDEState, 2, 0,
405407a4f30SJuan Quintela                              vmstate_bmdma, BMDMAState),
406407a4f30SJuan Quintela         VMSTATE_IDE_BUS_ARRAY(bus, PCIIDEState, 2),
407407a4f30SJuan Quintela         VMSTATE_IDE_DRIVES(bus[0].ifs, PCIIDEState),
408407a4f30SJuan Quintela         VMSTATE_IDE_DRIVES(bus[1].ifs, PCIIDEState),
409407a4f30SJuan Quintela         VMSTATE_END_OF_LIST()
410407a4f30SJuan Quintela     }
411407a4f30SJuan Quintela };
412407a4f30SJuan Quintela 
4133e7e1558SJuan Quintela void pci_ide_create_devs(PCIDevice *dev, DriveInfo **hd_table)
414feef3102SGerd Hoffmann {
415f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
416feef3102SGerd Hoffmann     static const int bus[4]  = { 0, 0, 1, 1 };
417feef3102SGerd Hoffmann     static const int unit[4] = { 0, 1, 0, 1 };
418feef3102SGerd Hoffmann     int i;
419feef3102SGerd Hoffmann 
420feef3102SGerd Hoffmann     for (i = 0; i < 4; i++) {
421feef3102SGerd Hoffmann         if (hd_table[i] == NULL)
422feef3102SGerd Hoffmann             continue;
4231f850f10SGerd Hoffmann         ide_create_drive(d->bus+bus[i], unit[i], hd_table[i]);
424feef3102SGerd Hoffmann     }
425feef3102SGerd Hoffmann }
42640a6238aSAlexander Graf 
42740a6238aSAlexander Graf static const struct IDEDMAOps bmdma_ops = {
42840a6238aSAlexander Graf     .start_dma = bmdma_start_dma,
42940a6238aSAlexander Graf     .prepare_buf = bmdma_prepare_buf,
43040a6238aSAlexander Graf     .rw_buf = bmdma_rw_buf,
431bd8892c4SPaolo Bonzini     .restart_dma = bmdma_restart_dma,
43240a6238aSAlexander Graf     .set_inactive = bmdma_set_inactive,
43340a6238aSAlexander Graf     .reset = bmdma_reset,
43440a6238aSAlexander Graf };
43540a6238aSAlexander Graf 
436a9deb8c6SAvi Kivity void bmdma_init(IDEBus *bus, BMDMAState *bm, PCIIDEState *d)
43740a6238aSAlexander Graf {
43840a6238aSAlexander Graf     if (bus->dma == &bm->dma) {
43940a6238aSAlexander Graf         return;
44040a6238aSAlexander Graf     }
44140a6238aSAlexander Graf 
44240a6238aSAlexander Graf     bm->dma.ops = &bmdma_ops;
44340a6238aSAlexander Graf     bus->dma = &bm->dma;
44440a6238aSAlexander Graf     bm->irq = bus->irq;
4456e38a4baSShannon Zhao     bus->irq = qemu_allocate_irq(bmdma_irq, bm, 0);
446a9deb8c6SAvi Kivity     bm->pci_dev = d;
44740a6238aSAlexander Graf }
448f6c11d56SAndreas Färber 
449f6c11d56SAndreas Färber static const TypeInfo pci_ide_type_info = {
450f6c11d56SAndreas Färber     .name = TYPE_PCI_IDE,
451f6c11d56SAndreas Färber     .parent = TYPE_PCI_DEVICE,
452f6c11d56SAndreas Färber     .instance_size = sizeof(PCIIDEState),
453f6c11d56SAndreas Färber     .abstract = true,
454f6c11d56SAndreas Färber };
455f6c11d56SAndreas Färber 
456f6c11d56SAndreas Färber static void pci_ide_register_types(void)
457f6c11d56SAndreas Färber {
458f6c11d56SAndreas Färber     type_register_static(&pci_ide_type_info);
459f6c11d56SAndreas Färber }
460f6c11d56SAndreas Färber 
461f6c11d56SAndreas Färber type_init(pci_ide_register_types)
462