1977e1244SGerd Hoffmann /* 2977e1244SGerd Hoffmann * QEMU IDE Emulation: PCI Bus support. 3977e1244SGerd Hoffmann * 4977e1244SGerd Hoffmann * Copyright (c) 2003 Fabrice Bellard 5977e1244SGerd Hoffmann * Copyright (c) 2006 Openedhand Ltd. 6977e1244SGerd Hoffmann * 7977e1244SGerd Hoffmann * Permission is hereby granted, free of charge, to any person obtaining a copy 8977e1244SGerd Hoffmann * of this software and associated documentation files (the "Software"), to deal 9977e1244SGerd Hoffmann * in the Software without restriction, including without limitation the rights 10977e1244SGerd Hoffmann * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11977e1244SGerd Hoffmann * copies of the Software, and to permit persons to whom the Software is 12977e1244SGerd Hoffmann * furnished to do so, subject to the following conditions: 13977e1244SGerd Hoffmann * 14977e1244SGerd Hoffmann * The above copyright notice and this permission notice shall be included in 15977e1244SGerd Hoffmann * all copies or substantial portions of the Software. 16977e1244SGerd Hoffmann * 17977e1244SGerd Hoffmann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18977e1244SGerd Hoffmann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19977e1244SGerd Hoffmann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20977e1244SGerd Hoffmann * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21977e1244SGerd Hoffmann * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22977e1244SGerd Hoffmann * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 23977e1244SGerd Hoffmann * THE SOFTWARE. 24977e1244SGerd Hoffmann */ 2559f2a787SGerd Hoffmann #include <hw/hw.h> 2659f2a787SGerd Hoffmann #include <hw/pc.h> 2759f2a787SGerd Hoffmann #include <hw/pci.h> 28feef3102SGerd Hoffmann #include <hw/isa.h> 29977e1244SGerd Hoffmann #include "block.h" 30977e1244SGerd Hoffmann #include "block_int.h" 31977e1244SGerd Hoffmann #include "sysemu.h" 32977e1244SGerd Hoffmann #include "dma.h" 3359f2a787SGerd Hoffmann 3465c0f135SJuan Quintela #include <hw/ide/pci.h> 35977e1244SGerd Hoffmann 36977e1244SGerd Hoffmann /***********************************************************/ 37977e1244SGerd Hoffmann /* PCI IDE definitions */ 38977e1244SGerd Hoffmann 39977e1244SGerd Hoffmann /* CMD646 specific */ 40977e1244SGerd Hoffmann #define MRDMODE 0x71 41977e1244SGerd Hoffmann #define MRDMODE_INTR_CH0 0x04 42977e1244SGerd Hoffmann #define MRDMODE_INTR_CH1 0x08 43977e1244SGerd Hoffmann #define MRDMODE_BLK_CH0 0x10 44977e1244SGerd Hoffmann #define MRDMODE_BLK_CH1 0x20 45977e1244SGerd Hoffmann #define UDIDETCR0 0x73 46977e1244SGerd Hoffmann #define UDIDETCR1 0x7B 47977e1244SGerd Hoffmann 48977e1244SGerd Hoffmann static void cmd646_update_irq(PCIIDEState *d); 49977e1244SGerd Hoffmann 50977e1244SGerd Hoffmann static void ide_map(PCIDevice *pci_dev, int region_num, 51977e1244SGerd Hoffmann uint32_t addr, uint32_t size, int type) 52977e1244SGerd Hoffmann { 5361073e0fSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, pci_dev); 54977e1244SGerd Hoffmann IDEBus *bus; 55977e1244SGerd Hoffmann 56977e1244SGerd Hoffmann if (region_num <= 3) { 571f850f10SGerd Hoffmann bus = &d->bus[(region_num >> 1)]; 58977e1244SGerd Hoffmann if (region_num & 1) { 59977e1244SGerd Hoffmann register_ioport_read(addr + 2, 1, 1, ide_status_read, bus); 60977e1244SGerd Hoffmann register_ioport_write(addr + 2, 1, 1, ide_cmd_write, bus); 61977e1244SGerd Hoffmann } else { 62977e1244SGerd Hoffmann register_ioport_write(addr, 8, 1, ide_ioport_write, bus); 63977e1244SGerd Hoffmann register_ioport_read(addr, 8, 1, ide_ioport_read, bus); 64977e1244SGerd Hoffmann 65977e1244SGerd Hoffmann /* data ports */ 66977e1244SGerd Hoffmann register_ioport_write(addr, 2, 2, ide_data_writew, bus); 67977e1244SGerd Hoffmann register_ioport_read(addr, 2, 2, ide_data_readw, bus); 68977e1244SGerd Hoffmann register_ioport_write(addr, 4, 4, ide_data_writel, bus); 69977e1244SGerd Hoffmann register_ioport_read(addr, 4, 4, ide_data_readl, bus); 70977e1244SGerd Hoffmann } 71977e1244SGerd Hoffmann } 72977e1244SGerd Hoffmann } 73977e1244SGerd Hoffmann 74*3e7e1558SJuan Quintela void bmdma_cmd_writeb(void *opaque, uint32_t addr, uint32_t val) 75977e1244SGerd Hoffmann { 76977e1244SGerd Hoffmann BMDMAState *bm = opaque; 77977e1244SGerd Hoffmann #ifdef DEBUG_IDE 78977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 79977e1244SGerd Hoffmann #endif 80977e1244SGerd Hoffmann if (!(val & BM_CMD_START)) { 81977e1244SGerd Hoffmann /* XXX: do it better */ 82977e1244SGerd Hoffmann ide_dma_cancel(bm); 83977e1244SGerd Hoffmann bm->cmd = val & 0x09; 84977e1244SGerd Hoffmann } else { 85977e1244SGerd Hoffmann if (!(bm->status & BM_STATUS_DMAING)) { 86977e1244SGerd Hoffmann bm->status |= BM_STATUS_DMAING; 87977e1244SGerd Hoffmann /* start dma transfer if possible */ 88977e1244SGerd Hoffmann if (bm->dma_cb) 89977e1244SGerd Hoffmann bm->dma_cb(bm, 0); 90977e1244SGerd Hoffmann } 91977e1244SGerd Hoffmann bm->cmd = val & 0x09; 92977e1244SGerd Hoffmann } 93977e1244SGerd Hoffmann } 94977e1244SGerd Hoffmann 95977e1244SGerd Hoffmann static uint32_t bmdma_readb(void *opaque, uint32_t addr) 96977e1244SGerd Hoffmann { 97977e1244SGerd Hoffmann BMDMAState *bm = opaque; 98977e1244SGerd Hoffmann PCIIDEState *pci_dev; 99977e1244SGerd Hoffmann uint32_t val; 100977e1244SGerd Hoffmann 101977e1244SGerd Hoffmann switch(addr & 3) { 102977e1244SGerd Hoffmann case 0: 103977e1244SGerd Hoffmann val = bm->cmd; 104977e1244SGerd Hoffmann break; 105977e1244SGerd Hoffmann case 1: 106977e1244SGerd Hoffmann pci_dev = bm->pci_dev; 107977e1244SGerd Hoffmann if (pci_dev->type == IDE_TYPE_CMD646) { 108977e1244SGerd Hoffmann val = pci_dev->dev.config[MRDMODE]; 109977e1244SGerd Hoffmann } else { 110977e1244SGerd Hoffmann val = 0xff; 111977e1244SGerd Hoffmann } 112977e1244SGerd Hoffmann break; 113977e1244SGerd Hoffmann case 2: 114977e1244SGerd Hoffmann val = bm->status; 115977e1244SGerd Hoffmann break; 116977e1244SGerd Hoffmann case 3: 117977e1244SGerd Hoffmann pci_dev = bm->pci_dev; 118977e1244SGerd Hoffmann if (pci_dev->type == IDE_TYPE_CMD646) { 119977e1244SGerd Hoffmann if (bm == &pci_dev->bmdma[0]) 120977e1244SGerd Hoffmann val = pci_dev->dev.config[UDIDETCR0]; 121977e1244SGerd Hoffmann else 122977e1244SGerd Hoffmann val = pci_dev->dev.config[UDIDETCR1]; 123977e1244SGerd Hoffmann } else { 124977e1244SGerd Hoffmann val = 0xff; 125977e1244SGerd Hoffmann } 126977e1244SGerd Hoffmann break; 127977e1244SGerd Hoffmann default: 128977e1244SGerd Hoffmann val = 0xff; 129977e1244SGerd Hoffmann break; 130977e1244SGerd Hoffmann } 131977e1244SGerd Hoffmann #ifdef DEBUG_IDE 132977e1244SGerd Hoffmann printf("bmdma: readb 0x%02x : 0x%02x\n", addr, val); 133977e1244SGerd Hoffmann #endif 134977e1244SGerd Hoffmann return val; 135977e1244SGerd Hoffmann } 136977e1244SGerd Hoffmann 137977e1244SGerd Hoffmann static void bmdma_writeb(void *opaque, uint32_t addr, uint32_t val) 138977e1244SGerd Hoffmann { 139977e1244SGerd Hoffmann BMDMAState *bm = opaque; 140977e1244SGerd Hoffmann PCIIDEState *pci_dev; 141977e1244SGerd Hoffmann #ifdef DEBUG_IDE 142977e1244SGerd Hoffmann printf("bmdma: writeb 0x%02x : 0x%02x\n", addr, val); 143977e1244SGerd Hoffmann #endif 144977e1244SGerd Hoffmann switch(addr & 3) { 145977e1244SGerd Hoffmann case 1: 146977e1244SGerd Hoffmann pci_dev = bm->pci_dev; 147977e1244SGerd Hoffmann if (pci_dev->type == IDE_TYPE_CMD646) { 148977e1244SGerd Hoffmann pci_dev->dev.config[MRDMODE] = 149977e1244SGerd Hoffmann (pci_dev->dev.config[MRDMODE] & ~0x30) | (val & 0x30); 150977e1244SGerd Hoffmann cmd646_update_irq(pci_dev); 151977e1244SGerd Hoffmann } 152977e1244SGerd Hoffmann break; 153977e1244SGerd Hoffmann case 2: 154977e1244SGerd Hoffmann bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 155977e1244SGerd Hoffmann break; 156977e1244SGerd Hoffmann case 3: 157977e1244SGerd Hoffmann pci_dev = bm->pci_dev; 158977e1244SGerd Hoffmann if (pci_dev->type == IDE_TYPE_CMD646) { 159977e1244SGerd Hoffmann if (bm == &pci_dev->bmdma[0]) 160977e1244SGerd Hoffmann pci_dev->dev.config[UDIDETCR0] = val; 161977e1244SGerd Hoffmann else 162977e1244SGerd Hoffmann pci_dev->dev.config[UDIDETCR1] = val; 163977e1244SGerd Hoffmann } 164977e1244SGerd Hoffmann break; 165977e1244SGerd Hoffmann } 166977e1244SGerd Hoffmann } 167977e1244SGerd Hoffmann 168*3e7e1558SJuan Quintela uint32_t bmdma_addr_readb(void *opaque, uint32_t addr) 169977e1244SGerd Hoffmann { 170977e1244SGerd Hoffmann BMDMAState *bm = opaque; 171977e1244SGerd Hoffmann uint32_t val; 172977e1244SGerd Hoffmann val = (bm->addr >> ((addr & 3) * 8)) & 0xff; 173977e1244SGerd Hoffmann #ifdef DEBUG_IDE 174977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 175977e1244SGerd Hoffmann #endif 176977e1244SGerd Hoffmann return val; 177977e1244SGerd Hoffmann } 178977e1244SGerd Hoffmann 179*3e7e1558SJuan Quintela void bmdma_addr_writeb(void *opaque, uint32_t addr, uint32_t val) 180977e1244SGerd Hoffmann { 181977e1244SGerd Hoffmann BMDMAState *bm = opaque; 182977e1244SGerd Hoffmann int shift = (addr & 3) * 8; 183977e1244SGerd Hoffmann #ifdef DEBUG_IDE 184977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 185977e1244SGerd Hoffmann #endif 186977e1244SGerd Hoffmann bm->addr &= ~(0xFF << shift); 187977e1244SGerd Hoffmann bm->addr |= ((val & 0xFF) << shift) & ~3; 188977e1244SGerd Hoffmann bm->cur_addr = bm->addr; 189977e1244SGerd Hoffmann } 190977e1244SGerd Hoffmann 191*3e7e1558SJuan Quintela uint32_t bmdma_addr_readw(void *opaque, uint32_t addr) 192977e1244SGerd Hoffmann { 193977e1244SGerd Hoffmann BMDMAState *bm = opaque; 194977e1244SGerd Hoffmann uint32_t val; 195977e1244SGerd Hoffmann val = (bm->addr >> ((addr & 3) * 8)) & 0xffff; 196977e1244SGerd Hoffmann #ifdef DEBUG_IDE 197977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 198977e1244SGerd Hoffmann #endif 199977e1244SGerd Hoffmann return val; 200977e1244SGerd Hoffmann } 201977e1244SGerd Hoffmann 202*3e7e1558SJuan Quintela void bmdma_addr_writew(void *opaque, uint32_t addr, uint32_t val) 203977e1244SGerd Hoffmann { 204977e1244SGerd Hoffmann BMDMAState *bm = opaque; 205977e1244SGerd Hoffmann int shift = (addr & 3) * 8; 206977e1244SGerd Hoffmann #ifdef DEBUG_IDE 207977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 208977e1244SGerd Hoffmann #endif 209977e1244SGerd Hoffmann bm->addr &= ~(0xFFFF << shift); 210977e1244SGerd Hoffmann bm->addr |= ((val & 0xFFFF) << shift) & ~3; 211977e1244SGerd Hoffmann bm->cur_addr = bm->addr; 212977e1244SGerd Hoffmann } 213977e1244SGerd Hoffmann 214*3e7e1558SJuan Quintela uint32_t bmdma_addr_readl(void *opaque, uint32_t addr) 215977e1244SGerd Hoffmann { 216977e1244SGerd Hoffmann BMDMAState *bm = opaque; 217977e1244SGerd Hoffmann uint32_t val; 218977e1244SGerd Hoffmann val = bm->addr; 219977e1244SGerd Hoffmann #ifdef DEBUG_IDE 220977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 221977e1244SGerd Hoffmann #endif 222977e1244SGerd Hoffmann return val; 223977e1244SGerd Hoffmann } 224977e1244SGerd Hoffmann 225*3e7e1558SJuan Quintela void bmdma_addr_writel(void *opaque, uint32_t addr, uint32_t val) 226977e1244SGerd Hoffmann { 227977e1244SGerd Hoffmann BMDMAState *bm = opaque; 228977e1244SGerd Hoffmann #ifdef DEBUG_IDE 229977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 230977e1244SGerd Hoffmann #endif 231977e1244SGerd Hoffmann bm->addr = val & ~3; 232977e1244SGerd Hoffmann bm->cur_addr = bm->addr; 233977e1244SGerd Hoffmann } 234977e1244SGerd Hoffmann 235977e1244SGerd Hoffmann static void bmdma_map(PCIDevice *pci_dev, int region_num, 236977e1244SGerd Hoffmann uint32_t addr, uint32_t size, int type) 237977e1244SGerd Hoffmann { 23861073e0fSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, pci_dev); 239977e1244SGerd Hoffmann int i; 240977e1244SGerd Hoffmann 241977e1244SGerd Hoffmann for(i = 0;i < 2; i++) { 242977e1244SGerd Hoffmann BMDMAState *bm = &d->bmdma[i]; 2431f850f10SGerd Hoffmann d->bus[i].bmdma = bm; 244977e1244SGerd Hoffmann bm->pci_dev = DO_UPCAST(PCIIDEState, dev, pci_dev); 2451f850f10SGerd Hoffmann bm->bus = d->bus+i; 246977e1244SGerd Hoffmann qemu_add_vm_change_state_handler(ide_dma_restart_cb, bm); 247977e1244SGerd Hoffmann 248977e1244SGerd Hoffmann register_ioport_write(addr, 1, 1, bmdma_cmd_writeb, bm); 249977e1244SGerd Hoffmann 250977e1244SGerd Hoffmann register_ioport_write(addr + 1, 3, 1, bmdma_writeb, bm); 251977e1244SGerd Hoffmann register_ioport_read(addr, 4, 1, bmdma_readb, bm); 252977e1244SGerd Hoffmann 253977e1244SGerd Hoffmann register_ioport_write(addr + 4, 4, 1, bmdma_addr_writeb, bm); 254977e1244SGerd Hoffmann register_ioport_read(addr + 4, 4, 1, bmdma_addr_readb, bm); 255977e1244SGerd Hoffmann register_ioport_write(addr + 4, 4, 2, bmdma_addr_writew, bm); 256977e1244SGerd Hoffmann register_ioport_read(addr + 4, 4, 2, bmdma_addr_readw, bm); 257977e1244SGerd Hoffmann register_ioport_write(addr + 4, 4, 4, bmdma_addr_writel, bm); 258977e1244SGerd Hoffmann register_ioport_read(addr + 4, 4, 4, bmdma_addr_readl, bm); 259977e1244SGerd Hoffmann addr += 8; 260977e1244SGerd Hoffmann } 261977e1244SGerd Hoffmann } 262977e1244SGerd Hoffmann 263*3e7e1558SJuan Quintela void pci_ide_save(QEMUFile* f, void *opaque) 264977e1244SGerd Hoffmann { 265977e1244SGerd Hoffmann PCIIDEState *d = opaque; 266977e1244SGerd Hoffmann int i; 267977e1244SGerd Hoffmann 268977e1244SGerd Hoffmann pci_device_save(&d->dev, f); 269977e1244SGerd Hoffmann 270977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 271977e1244SGerd Hoffmann BMDMAState *bm = &d->bmdma[i]; 272977e1244SGerd Hoffmann uint8_t ifidx; 273977e1244SGerd Hoffmann qemu_put_8s(f, &bm->cmd); 274977e1244SGerd Hoffmann qemu_put_8s(f, &bm->status); 275977e1244SGerd Hoffmann qemu_put_be32s(f, &bm->addr); 276977e1244SGerd Hoffmann qemu_put_sbe64s(f, &bm->sector_num); 277977e1244SGerd Hoffmann qemu_put_be32s(f, &bm->nsector); 278977e1244SGerd Hoffmann ifidx = bm->unit + 2*i; 279977e1244SGerd Hoffmann qemu_put_8s(f, &ifidx); 280977e1244SGerd Hoffmann /* XXX: if a transfer is pending, we do not save it yet */ 281977e1244SGerd Hoffmann } 282977e1244SGerd Hoffmann 283977e1244SGerd Hoffmann /* per IDE interface data */ 284977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 2851f850f10SGerd Hoffmann idebus_save(f, d->bus+i); 286977e1244SGerd Hoffmann } 287977e1244SGerd Hoffmann 288977e1244SGerd Hoffmann /* per IDE drive data */ 289977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 2901f850f10SGerd Hoffmann ide_save(f, &d->bus[i].ifs[0]); 2911f850f10SGerd Hoffmann ide_save(f, &d->bus[i].ifs[1]); 292977e1244SGerd Hoffmann } 293977e1244SGerd Hoffmann } 294977e1244SGerd Hoffmann 295*3e7e1558SJuan Quintela int pci_ide_load(QEMUFile* f, void *opaque, int version_id) 296977e1244SGerd Hoffmann { 297977e1244SGerd Hoffmann PCIIDEState *d = opaque; 298977e1244SGerd Hoffmann int ret, i; 299977e1244SGerd Hoffmann 300977e1244SGerd Hoffmann if (version_id != 2 && version_id != 3) 301977e1244SGerd Hoffmann return -EINVAL; 302977e1244SGerd Hoffmann ret = pci_device_load(&d->dev, f); 303977e1244SGerd Hoffmann if (ret < 0) 304977e1244SGerd Hoffmann return ret; 305977e1244SGerd Hoffmann 306977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 307977e1244SGerd Hoffmann BMDMAState *bm = &d->bmdma[i]; 308977e1244SGerd Hoffmann uint8_t ifidx; 309977e1244SGerd Hoffmann qemu_get_8s(f, &bm->cmd); 310977e1244SGerd Hoffmann qemu_get_8s(f, &bm->status); 311977e1244SGerd Hoffmann qemu_get_be32s(f, &bm->addr); 312977e1244SGerd Hoffmann qemu_get_sbe64s(f, &bm->sector_num); 313977e1244SGerd Hoffmann qemu_get_be32s(f, &bm->nsector); 314977e1244SGerd Hoffmann qemu_get_8s(f, &ifidx); 315977e1244SGerd Hoffmann bm->unit = ifidx & 1; 316977e1244SGerd Hoffmann /* XXX: if a transfer is pending, we do not save it yet */ 317977e1244SGerd Hoffmann } 318977e1244SGerd Hoffmann 319977e1244SGerd Hoffmann /* per IDE interface data */ 320977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 3211f850f10SGerd Hoffmann idebus_load(f, d->bus+i, version_id); 322977e1244SGerd Hoffmann } 323977e1244SGerd Hoffmann 324977e1244SGerd Hoffmann /* per IDE drive data */ 325977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 3261f850f10SGerd Hoffmann ide_load(f, &d->bus[i].ifs[0], version_id); 3271f850f10SGerd Hoffmann ide_load(f, &d->bus[i].ifs[1], version_id); 328977e1244SGerd Hoffmann } 329977e1244SGerd Hoffmann return 0; 330977e1244SGerd Hoffmann } 331977e1244SGerd Hoffmann 332*3e7e1558SJuan Quintela void pci_ide_create_devs(PCIDevice *dev, DriveInfo **hd_table) 333feef3102SGerd Hoffmann { 334feef3102SGerd Hoffmann PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 335feef3102SGerd Hoffmann static const int bus[4] = { 0, 0, 1, 1 }; 336feef3102SGerd Hoffmann static const int unit[4] = { 0, 1, 0, 1 }; 337feef3102SGerd Hoffmann int i; 338feef3102SGerd Hoffmann 339feef3102SGerd Hoffmann for (i = 0; i < 4; i++) { 340feef3102SGerd Hoffmann if (hd_table[i] == NULL) 341feef3102SGerd Hoffmann continue; 3421f850f10SGerd Hoffmann ide_create_drive(d->bus+bus[i], unit[i], hd_table[i]); 343feef3102SGerd Hoffmann } 344feef3102SGerd Hoffmann } 345feef3102SGerd Hoffmann 346977e1244SGerd Hoffmann /* XXX: call it also when the MRDMODE is changed from the PCI config 347977e1244SGerd Hoffmann registers */ 348977e1244SGerd Hoffmann static void cmd646_update_irq(PCIIDEState *d) 349977e1244SGerd Hoffmann { 350977e1244SGerd Hoffmann int pci_level; 351977e1244SGerd Hoffmann pci_level = ((d->dev.config[MRDMODE] & MRDMODE_INTR_CH0) && 352977e1244SGerd Hoffmann !(d->dev.config[MRDMODE] & MRDMODE_BLK_CH0)) || 353977e1244SGerd Hoffmann ((d->dev.config[MRDMODE] & MRDMODE_INTR_CH1) && 354977e1244SGerd Hoffmann !(d->dev.config[MRDMODE] & MRDMODE_BLK_CH1)); 355977e1244SGerd Hoffmann qemu_set_irq(d->dev.irq[0], pci_level); 356977e1244SGerd Hoffmann } 357977e1244SGerd Hoffmann 358977e1244SGerd Hoffmann /* the PCI irq level is the logical OR of the two channels */ 359977e1244SGerd Hoffmann static void cmd646_set_irq(void *opaque, int channel, int level) 360977e1244SGerd Hoffmann { 361977e1244SGerd Hoffmann PCIIDEState *d = opaque; 362977e1244SGerd Hoffmann int irq_mask; 363977e1244SGerd Hoffmann 364977e1244SGerd Hoffmann irq_mask = MRDMODE_INTR_CH0 << channel; 365977e1244SGerd Hoffmann if (level) 366977e1244SGerd Hoffmann d->dev.config[MRDMODE] |= irq_mask; 367977e1244SGerd Hoffmann else 368977e1244SGerd Hoffmann d->dev.config[MRDMODE] &= ~irq_mask; 369977e1244SGerd Hoffmann cmd646_update_irq(d); 370977e1244SGerd Hoffmann } 371977e1244SGerd Hoffmann 372977e1244SGerd Hoffmann static void cmd646_reset(void *opaque) 373977e1244SGerd Hoffmann { 374977e1244SGerd Hoffmann PCIIDEState *d = opaque; 375977e1244SGerd Hoffmann unsigned int i; 376977e1244SGerd Hoffmann 377977e1244SGerd Hoffmann for (i = 0; i < 2; i++) 378977e1244SGerd Hoffmann ide_dma_cancel(&d->bmdma[i]); 379977e1244SGerd Hoffmann } 380977e1244SGerd Hoffmann 381977e1244SGerd Hoffmann /* CMD646 PCI IDE controller */ 382feef3102SGerd Hoffmann static int pci_cmd646_ide_initfn(PCIDevice *dev) 383977e1244SGerd Hoffmann { 384feef3102SGerd Hoffmann PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 385feef3102SGerd Hoffmann uint8_t *pci_conf = d->dev.config; 386977e1244SGerd Hoffmann qemu_irq *irq; 387977e1244SGerd Hoffmann 388977e1244SGerd Hoffmann d->type = IDE_TYPE_CMD646; 389977e1244SGerd Hoffmann pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_CMD); 390977e1244SGerd Hoffmann pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_CMD_646); 391977e1244SGerd Hoffmann 392977e1244SGerd Hoffmann pci_conf[0x08] = 0x07; // IDE controller revision 393977e1244SGerd Hoffmann pci_conf[0x09] = 0x8f; 394977e1244SGerd Hoffmann 395977e1244SGerd Hoffmann pci_config_set_class(pci_conf, PCI_CLASS_STORAGE_IDE); 396977e1244SGerd Hoffmann pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type 397977e1244SGerd Hoffmann 398977e1244SGerd Hoffmann pci_conf[0x51] = 0x04; // enable IDE0 399feef3102SGerd Hoffmann if (d->secondary) { 400977e1244SGerd Hoffmann /* XXX: if not enabled, really disable the seconday IDE controller */ 401977e1244SGerd Hoffmann pci_conf[0x51] |= 0x08; /* enable IDE1 */ 402977e1244SGerd Hoffmann } 403977e1244SGerd Hoffmann 404e6a7830aSJuan Quintela pci_register_bar(dev, 0, 0x8, PCI_ADDRESS_SPACE_IO, ide_map); 405e6a7830aSJuan Quintela pci_register_bar(dev, 1, 0x4, PCI_ADDRESS_SPACE_IO, ide_map); 406e6a7830aSJuan Quintela pci_register_bar(dev, 2, 0x8, PCI_ADDRESS_SPACE_IO, ide_map); 407e6a7830aSJuan Quintela pci_register_bar(dev, 3, 0x4, PCI_ADDRESS_SPACE_IO, ide_map); 408e6a7830aSJuan Quintela pci_register_bar(dev, 4, 0x10, PCI_ADDRESS_SPACE_IO, bmdma_map); 409977e1244SGerd Hoffmann 410977e1244SGerd Hoffmann pci_conf[0x3d] = 0x01; // interrupt on pin 1 411977e1244SGerd Hoffmann 412977e1244SGerd Hoffmann irq = qemu_allocate_irqs(cmd646_set_irq, d, 2); 4131f850f10SGerd Hoffmann ide_bus_new(&d->bus[0], &d->dev.qdev); 4141f850f10SGerd Hoffmann ide_bus_new(&d->bus[1], &d->dev.qdev); 4151f850f10SGerd Hoffmann ide_init2(&d->bus[0], NULL, NULL, irq[0]); 4161f850f10SGerd Hoffmann ide_init2(&d->bus[1], NULL, NULL, irq[1]); 417977e1244SGerd Hoffmann 418977e1244SGerd Hoffmann register_savevm("ide", 0, 3, pci_ide_save, pci_ide_load, d); 419977e1244SGerd Hoffmann qemu_register_reset(cmd646_reset, d); 420977e1244SGerd Hoffmann cmd646_reset(d); 421feef3102SGerd Hoffmann return 0; 422feef3102SGerd Hoffmann } 423feef3102SGerd Hoffmann 424feef3102SGerd Hoffmann void pci_cmd646_ide_init(PCIBus *bus, DriveInfo **hd_table, 425feef3102SGerd Hoffmann int secondary_ide_enabled) 426feef3102SGerd Hoffmann { 427feef3102SGerd Hoffmann PCIDevice *dev; 428feef3102SGerd Hoffmann 429499cf102SMarkus Armbruster dev = pci_create(bus, -1, "CMD646 IDE"); 430feef3102SGerd Hoffmann qdev_prop_set_uint32(&dev->qdev, "secondary", secondary_ide_enabled); 431e23a1b33SMarkus Armbruster qdev_init_nofail(&dev->qdev); 432feef3102SGerd Hoffmann 433feef3102SGerd Hoffmann pci_ide_create_devs(dev, hd_table); 434977e1244SGerd Hoffmann } 435977e1244SGerd Hoffmann 436977e1244SGerd Hoffmann static void piix3_reset(void *opaque) 437977e1244SGerd Hoffmann { 438977e1244SGerd Hoffmann PCIIDEState *d = opaque; 439977e1244SGerd Hoffmann uint8_t *pci_conf = d->dev.config; 440977e1244SGerd Hoffmann int i; 441977e1244SGerd Hoffmann 442977e1244SGerd Hoffmann for (i = 0; i < 2; i++) 443977e1244SGerd Hoffmann ide_dma_cancel(&d->bmdma[i]); 444977e1244SGerd Hoffmann 445977e1244SGerd Hoffmann pci_conf[0x04] = 0x00; 446977e1244SGerd Hoffmann pci_conf[0x05] = 0x00; 447977e1244SGerd Hoffmann pci_conf[0x06] = 0x80; /* FBC */ 448977e1244SGerd Hoffmann pci_conf[0x07] = 0x02; // PCI_status_devsel_medium 449977e1244SGerd Hoffmann pci_conf[0x20] = 0x01; /* BMIBA: 20-23h */ 450977e1244SGerd Hoffmann } 451977e1244SGerd Hoffmann 452feef3102SGerd Hoffmann static int pci_piix_ide_initfn(PCIIDEState *d) 453977e1244SGerd Hoffmann { 454feef3102SGerd Hoffmann uint8_t *pci_conf = d->dev.config; 455977e1244SGerd Hoffmann 456977e1244SGerd Hoffmann pci_conf[0x09] = 0x80; // legacy ATA mode 457977e1244SGerd Hoffmann pci_config_set_class(pci_conf, PCI_CLASS_STORAGE_IDE); 458977e1244SGerd Hoffmann pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type 459977e1244SGerd Hoffmann 460977e1244SGerd Hoffmann qemu_register_reset(piix3_reset, d); 461977e1244SGerd Hoffmann piix3_reset(d); 462977e1244SGerd Hoffmann 463e6a7830aSJuan Quintela pci_register_bar(&d->dev, 4, 0x10, PCI_ADDRESS_SPACE_IO, bmdma_map); 464977e1244SGerd Hoffmann 465977e1244SGerd Hoffmann register_savevm("ide", 0, 3, pci_ide_save, pci_ide_load, d); 466feef3102SGerd Hoffmann 4671f850f10SGerd Hoffmann ide_bus_new(&d->bus[0], &d->dev.qdev); 4681f850f10SGerd Hoffmann ide_bus_new(&d->bus[1], &d->dev.qdev); 4691f850f10SGerd Hoffmann ide_init_ioport(&d->bus[0], 0x1f0, 0x3f6); 4701f850f10SGerd Hoffmann ide_init_ioport(&d->bus[1], 0x170, 0x376); 471feef3102SGerd Hoffmann 4721f850f10SGerd Hoffmann ide_init2(&d->bus[0], NULL, NULL, isa_reserve_irq(14)); 4731f850f10SGerd Hoffmann ide_init2(&d->bus[1], NULL, NULL, isa_reserve_irq(15)); 474feef3102SGerd Hoffmann return 0; 475feef3102SGerd Hoffmann } 476feef3102SGerd Hoffmann 477feef3102SGerd Hoffmann static int pci_piix3_ide_initfn(PCIDevice *dev) 478feef3102SGerd Hoffmann { 479feef3102SGerd Hoffmann PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 480feef3102SGerd Hoffmann 481feef3102SGerd Hoffmann d->type = IDE_TYPE_PIIX3; 482feef3102SGerd Hoffmann pci_config_set_vendor_id(d->dev.config, PCI_VENDOR_ID_INTEL); 483feef3102SGerd Hoffmann pci_config_set_device_id(d->dev.config, PCI_DEVICE_ID_INTEL_82371SB_1); 484feef3102SGerd Hoffmann return pci_piix_ide_initfn(d); 485feef3102SGerd Hoffmann } 486feef3102SGerd Hoffmann 487feef3102SGerd Hoffmann static int pci_piix4_ide_initfn(PCIDevice *dev) 488feef3102SGerd Hoffmann { 489feef3102SGerd Hoffmann PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 490feef3102SGerd Hoffmann 491feef3102SGerd Hoffmann d->type = IDE_TYPE_PIIX4; 492feef3102SGerd Hoffmann pci_config_set_vendor_id(d->dev.config, PCI_VENDOR_ID_INTEL); 493feef3102SGerd Hoffmann pci_config_set_device_id(d->dev.config, PCI_DEVICE_ID_INTEL_82371AB); 494feef3102SGerd Hoffmann return pci_piix_ide_initfn(d); 495feef3102SGerd Hoffmann } 496feef3102SGerd Hoffmann 497feef3102SGerd Hoffmann /* hd_table must contain 4 block drivers */ 498feef3102SGerd Hoffmann /* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */ 499feef3102SGerd Hoffmann void pci_piix3_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 500feef3102SGerd Hoffmann { 501feef3102SGerd Hoffmann PCIDevice *dev; 502feef3102SGerd Hoffmann 503feef3102SGerd Hoffmann dev = pci_create_simple(bus, devfn, "PIIX3 IDE"); 504feef3102SGerd Hoffmann pci_ide_create_devs(dev, hd_table); 505977e1244SGerd Hoffmann } 506977e1244SGerd Hoffmann 507977e1244SGerd Hoffmann /* hd_table must contain 4 block drivers */ 508977e1244SGerd Hoffmann /* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */ 509ae027ad3SStefan Weil void pci_piix4_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn) 510977e1244SGerd Hoffmann { 511feef3102SGerd Hoffmann PCIDevice *dev; 512977e1244SGerd Hoffmann 513feef3102SGerd Hoffmann dev = pci_create_simple(bus, devfn, "PIIX4 IDE"); 514feef3102SGerd Hoffmann pci_ide_create_devs(dev, hd_table); 515977e1244SGerd Hoffmann } 516977e1244SGerd Hoffmann 517feef3102SGerd Hoffmann static PCIDeviceInfo piix_ide_info[] = { 518feef3102SGerd Hoffmann { 519feef3102SGerd Hoffmann .qdev.name = "PIIX3 IDE", 520feef3102SGerd Hoffmann .qdev.size = sizeof(PCIIDEState), 521feef3102SGerd Hoffmann .init = pci_piix3_ide_initfn, 522feef3102SGerd Hoffmann },{ 523feef3102SGerd Hoffmann .qdev.name = "PIIX4 IDE", 524feef3102SGerd Hoffmann .qdev.size = sizeof(PCIIDEState), 525feef3102SGerd Hoffmann .init = pci_piix4_ide_initfn, 526feef3102SGerd Hoffmann },{ 527feef3102SGerd Hoffmann .qdev.name = "CMD646 IDE", 528feef3102SGerd Hoffmann .qdev.size = sizeof(PCIIDEState), 529feef3102SGerd Hoffmann .init = pci_cmd646_ide_initfn, 530feef3102SGerd Hoffmann .qdev.props = (Property[]) { 531feef3102SGerd Hoffmann DEFINE_PROP_UINT32("secondary", PCIIDEState, secondary, 0), 532feef3102SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 533feef3102SGerd Hoffmann }, 534feef3102SGerd Hoffmann },{ 535feef3102SGerd Hoffmann /* end of list */ 536feef3102SGerd Hoffmann } 537feef3102SGerd Hoffmann }; 538feef3102SGerd Hoffmann 539feef3102SGerd Hoffmann static void piix_ide_register(void) 540feef3102SGerd Hoffmann { 541feef3102SGerd Hoffmann pci_qdev_register_many(piix_ide_info); 542feef3102SGerd Hoffmann } 543feef3102SGerd Hoffmann device_init(piix_ide_register); 544