1977e1244SGerd Hoffmann /* 2977e1244SGerd Hoffmann * QEMU IDE Emulation: PCI Bus support. 3977e1244SGerd Hoffmann * 4977e1244SGerd Hoffmann * Copyright (c) 2003 Fabrice Bellard 5977e1244SGerd Hoffmann * Copyright (c) 2006 Openedhand Ltd. 6977e1244SGerd Hoffmann * 7977e1244SGerd Hoffmann * Permission is hereby granted, free of charge, to any person obtaining a copy 8977e1244SGerd Hoffmann * of this software and associated documentation files (the "Software"), to deal 9977e1244SGerd Hoffmann * in the Software without restriction, including without limitation the rights 10977e1244SGerd Hoffmann * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11977e1244SGerd Hoffmann * copies of the Software, and to permit persons to whom the Software is 12977e1244SGerd Hoffmann * furnished to do so, subject to the following conditions: 13977e1244SGerd Hoffmann * 14977e1244SGerd Hoffmann * The above copyright notice and this permission notice shall be included in 15977e1244SGerd Hoffmann * all copies or substantial portions of the Software. 16977e1244SGerd Hoffmann * 17977e1244SGerd Hoffmann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18977e1244SGerd Hoffmann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19977e1244SGerd Hoffmann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20977e1244SGerd Hoffmann * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21977e1244SGerd Hoffmann * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22977e1244SGerd Hoffmann * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 23977e1244SGerd Hoffmann * THE SOFTWARE. 24977e1244SGerd Hoffmann */ 2553239262SPeter Maydell #include "qemu/osdep.h" 2659f2a787SGerd Hoffmann #include <hw/hw.h> 270d09e41aSPaolo Bonzini #include <hw/i386/pc.h> 28a2cb15b0SMichael S. Tsirkin #include <hw/pci/pci.h> 290d09e41aSPaolo Bonzini #include <hw/isa/isa.h> 304be74634SMarkus Armbruster #include "sysemu/block-backend.h" 319c17d615SPaolo Bonzini #include "sysemu/dma.h" 323251bdcfSJohn Snow #include "qemu/error-report.h" 3365c0f135SJuan Quintela #include <hw/ide/pci.h> 34977e1244SGerd Hoffmann 3540a6238aSAlexander Graf #define BMDMA_PAGE_SIZE 4096 3640a6238aSAlexander Graf 377e2648dfSPaolo Bonzini #define BM_MIGRATION_COMPAT_STATUS_BITS \ 38fd648f10SPaolo Bonzini (IDE_RETRY_DMA | IDE_RETRY_PIO | \ 39fd648f10SPaolo Bonzini IDE_RETRY_READ | IDE_RETRY_FLUSH) 407e2648dfSPaolo Bonzini 4140a6238aSAlexander Graf static void bmdma_start_dma(IDEDMA *dma, IDEState *s, 42097310b5SMarkus Armbruster BlockCompletionFunc *dma_cb) 4340a6238aSAlexander Graf { 4440a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 4540a6238aSAlexander Graf 4640a6238aSAlexander Graf bm->dma_cb = dma_cb; 4740a6238aSAlexander Graf bm->cur_prd_last = 0; 4840a6238aSAlexander Graf bm->cur_prd_addr = 0; 4940a6238aSAlexander Graf bm->cur_prd_len = 0; 5040a6238aSAlexander Graf 5140a6238aSAlexander Graf if (bm->status & BM_STATUS_DMAING) { 5240a6238aSAlexander Graf bm->dma_cb(bmdma_active_if(bm), 0); 5340a6238aSAlexander Graf } 5440a6238aSAlexander Graf } 5540a6238aSAlexander Graf 563251bdcfSJohn Snow /** 57a718978eSJohn Snow * Prepare an sglist based on available PRDs. 58a718978eSJohn Snow * @limit: How many bytes to prepare total. 59a718978eSJohn Snow * 60a718978eSJohn Snow * Returns the number of bytes prepared, -1 on error. 61a718978eSJohn Snow * IDEState.io_buffer_size will contain the number of bytes described 62a718978eSJohn Snow * by the PRDs, whether or not we added them to the sglist. 633251bdcfSJohn Snow */ 64a718978eSJohn Snow static int32_t bmdma_prepare_buf(IDEDMA *dma, int32_t limit) 6540a6238aSAlexander Graf { 6640a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 6740a6238aSAlexander Graf IDEState *s = bmdma_active_if(bm); 68f6c11d56SAndreas Färber PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev); 6940a6238aSAlexander Graf struct { 7040a6238aSAlexander Graf uint32_t addr; 7140a6238aSAlexander Graf uint32_t size; 7240a6238aSAlexander Graf } prd; 7340a6238aSAlexander Graf int l, len; 7440a6238aSAlexander Graf 75f6c11d56SAndreas Färber pci_dma_sglist_init(&s->sg, pci_dev, 76552908feSDavid Gibson s->nsector / (BMDMA_PAGE_SIZE / 512) + 1); 7740a6238aSAlexander Graf s->io_buffer_size = 0; 7840a6238aSAlexander Graf for(;;) { 7940a6238aSAlexander Graf if (bm->cur_prd_len == 0) { 8040a6238aSAlexander Graf /* end of table (with a fail safe of one page) */ 8140a6238aSAlexander Graf if (bm->cur_prd_last || 823251bdcfSJohn Snow (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE) { 83a718978eSJohn Snow return s->sg.size; 843251bdcfSJohn Snow } 85f6c11d56SAndreas Färber pci_dma_read(pci_dev, bm->cur_addr, &prd, 8); 8640a6238aSAlexander Graf bm->cur_addr += 8; 8740a6238aSAlexander Graf prd.addr = le32_to_cpu(prd.addr); 8840a6238aSAlexander Graf prd.size = le32_to_cpu(prd.size); 8940a6238aSAlexander Graf len = prd.size & 0xfffe; 9040a6238aSAlexander Graf if (len == 0) 9140a6238aSAlexander Graf len = 0x10000; 9240a6238aSAlexander Graf bm->cur_prd_len = len; 9340a6238aSAlexander Graf bm->cur_prd_addr = prd.addr; 9440a6238aSAlexander Graf bm->cur_prd_last = (prd.size & 0x80000000); 9540a6238aSAlexander Graf } 9640a6238aSAlexander Graf l = bm->cur_prd_len; 9740a6238aSAlexander Graf if (l > 0) { 98a718978eSJohn Snow uint64_t sg_len; 99a718978eSJohn Snow 100a718978eSJohn Snow /* Don't add extra bytes to the SGList; consume any remaining 101a718978eSJohn Snow * PRDs from the guest, but ignore them. */ 102a718978eSJohn Snow sg_len = MIN(limit - s->sg.size, bm->cur_prd_len); 103a718978eSJohn Snow if (sg_len) { 104a718978eSJohn Snow qemu_sglist_add(&s->sg, bm->cur_prd_addr, sg_len); 105a718978eSJohn Snow } 1063251bdcfSJohn Snow 10740a6238aSAlexander Graf bm->cur_prd_addr += l; 10840a6238aSAlexander Graf bm->cur_prd_len -= l; 10940a6238aSAlexander Graf s->io_buffer_size += l; 11040a6238aSAlexander Graf } 11140a6238aSAlexander Graf } 1123251bdcfSJohn Snow 1133251bdcfSJohn Snow qemu_sglist_destroy(&s->sg); 1143251bdcfSJohn Snow s->io_buffer_size = 0; 1153251bdcfSJohn Snow return -1; 11640a6238aSAlexander Graf } 11740a6238aSAlexander Graf 11840a6238aSAlexander Graf /* return 0 if buffer completed */ 11940a6238aSAlexander Graf static int bmdma_rw_buf(IDEDMA *dma, int is_write) 12040a6238aSAlexander Graf { 12140a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 12240a6238aSAlexander Graf IDEState *s = bmdma_active_if(bm); 123f6c11d56SAndreas Färber PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev); 12440a6238aSAlexander Graf struct { 12540a6238aSAlexander Graf uint32_t addr; 12640a6238aSAlexander Graf uint32_t size; 12740a6238aSAlexander Graf } prd; 12840a6238aSAlexander Graf int l, len; 12940a6238aSAlexander Graf 13040a6238aSAlexander Graf for(;;) { 13140a6238aSAlexander Graf l = s->io_buffer_size - s->io_buffer_index; 13240a6238aSAlexander Graf if (l <= 0) 13340a6238aSAlexander Graf break; 13440a6238aSAlexander Graf if (bm->cur_prd_len == 0) { 13540a6238aSAlexander Graf /* end of table (with a fail safe of one page) */ 13640a6238aSAlexander Graf if (bm->cur_prd_last || 13740a6238aSAlexander Graf (bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE) 13840a6238aSAlexander Graf return 0; 139f6c11d56SAndreas Färber pci_dma_read(pci_dev, bm->cur_addr, &prd, 8); 14040a6238aSAlexander Graf bm->cur_addr += 8; 14140a6238aSAlexander Graf prd.addr = le32_to_cpu(prd.addr); 14240a6238aSAlexander Graf prd.size = le32_to_cpu(prd.size); 14340a6238aSAlexander Graf len = prd.size & 0xfffe; 14440a6238aSAlexander Graf if (len == 0) 14540a6238aSAlexander Graf len = 0x10000; 14640a6238aSAlexander Graf bm->cur_prd_len = len; 14740a6238aSAlexander Graf bm->cur_prd_addr = prd.addr; 14840a6238aSAlexander Graf bm->cur_prd_last = (prd.size & 0x80000000); 14940a6238aSAlexander Graf } 15040a6238aSAlexander Graf if (l > bm->cur_prd_len) 15140a6238aSAlexander Graf l = bm->cur_prd_len; 15240a6238aSAlexander Graf if (l > 0) { 15340a6238aSAlexander Graf if (is_write) { 154f6c11d56SAndreas Färber pci_dma_write(pci_dev, bm->cur_prd_addr, 15540a6238aSAlexander Graf s->io_buffer + s->io_buffer_index, l); 15640a6238aSAlexander Graf } else { 157f6c11d56SAndreas Färber pci_dma_read(pci_dev, bm->cur_prd_addr, 15840a6238aSAlexander Graf s->io_buffer + s->io_buffer_index, l); 15940a6238aSAlexander Graf } 16040a6238aSAlexander Graf bm->cur_prd_addr += l; 16140a6238aSAlexander Graf bm->cur_prd_len -= l; 16240a6238aSAlexander Graf s->io_buffer_index += l; 16340a6238aSAlexander Graf } 16440a6238aSAlexander Graf } 16540a6238aSAlexander Graf return 1; 16640a6238aSAlexander Graf } 16740a6238aSAlexander Graf 1680e7ce54cSPaolo Bonzini static void bmdma_set_inactive(IDEDMA *dma, bool more) 16940a6238aSAlexander Graf { 17040a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 17140a6238aSAlexander Graf 17240a6238aSAlexander Graf bm->dma_cb = NULL; 1730e7ce54cSPaolo Bonzini if (more) { 1740e7ce54cSPaolo Bonzini bm->status |= BM_STATUS_DMAING; 1750e7ce54cSPaolo Bonzini } else { 1760e7ce54cSPaolo Bonzini bm->status &= ~BM_STATUS_DMAING; 1770e7ce54cSPaolo Bonzini } 17840a6238aSAlexander Graf } 17940a6238aSAlexander Graf 180bd8892c4SPaolo Bonzini static void bmdma_restart_dma(IDEDMA *dma) 18140a6238aSAlexander Graf { 18240a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 18340a6238aSAlexander Graf 18406b95b1eSPaolo Bonzini bm->cur_addr = bm->addr; 18540a6238aSAlexander Graf } 18640a6238aSAlexander Graf 18740a6238aSAlexander Graf static void bmdma_cancel(BMDMAState *bm) 18840a6238aSAlexander Graf { 18940a6238aSAlexander Graf if (bm->status & BM_STATUS_DMAING) { 19040a6238aSAlexander Graf /* cancel DMA request */ 1910e7ce54cSPaolo Bonzini bmdma_set_inactive(&bm->dma, false); 19240a6238aSAlexander Graf } 19340a6238aSAlexander Graf } 19440a6238aSAlexander Graf 1951374bec0SPaolo Bonzini static void bmdma_reset(IDEDMA *dma) 19640a6238aSAlexander Graf { 19740a6238aSAlexander Graf BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma); 19840a6238aSAlexander Graf 19940a6238aSAlexander Graf #ifdef DEBUG_IDE 20040a6238aSAlexander Graf printf("ide: dma_reset\n"); 20140a6238aSAlexander Graf #endif 20240a6238aSAlexander Graf bmdma_cancel(bm); 20340a6238aSAlexander Graf bm->cmd = 0; 20440a6238aSAlexander Graf bm->status = 0; 20540a6238aSAlexander Graf bm->addr = 0; 20640a6238aSAlexander Graf bm->cur_addr = 0; 20740a6238aSAlexander Graf bm->cur_prd_last = 0; 20840a6238aSAlexander Graf bm->cur_prd_addr = 0; 20940a6238aSAlexander Graf bm->cur_prd_len = 0; 21040a6238aSAlexander Graf } 21140a6238aSAlexander Graf 21240a6238aSAlexander Graf static void bmdma_irq(void *opaque, int n, int level) 21340a6238aSAlexander Graf { 21440a6238aSAlexander Graf BMDMAState *bm = opaque; 21540a6238aSAlexander Graf 21640a6238aSAlexander Graf if (!level) { 21740a6238aSAlexander Graf /* pass through lower */ 21840a6238aSAlexander Graf qemu_set_irq(bm->irq, level); 21940a6238aSAlexander Graf return; 22040a6238aSAlexander Graf } 22140a6238aSAlexander Graf 22240a6238aSAlexander Graf bm->status |= BM_STATUS_INT; 22340a6238aSAlexander Graf 22440a6238aSAlexander Graf /* trigger the real irq */ 22540a6238aSAlexander Graf qemu_set_irq(bm->irq, level); 22640a6238aSAlexander Graf } 22740a6238aSAlexander Graf 228a9deb8c6SAvi Kivity void bmdma_cmd_writeb(BMDMAState *bm, uint32_t val) 229977e1244SGerd Hoffmann { 230977e1244SGerd Hoffmann #ifdef DEBUG_IDE 231977e1244SGerd Hoffmann printf("%s: 0x%08x\n", __func__, val); 232977e1244SGerd Hoffmann #endif 233c29947bbSKevin Wolf 234c29947bbSKevin Wolf /* Ignore writes to SSBM if it keeps the old value */ 235c29947bbSKevin Wolf if ((val & BM_CMD_START) != (bm->cmd & BM_CMD_START)) { 236977e1244SGerd Hoffmann if (!(val & BM_CMD_START)) { 23786698a12SJohn Snow ide_cancel_dma_sync(idebus_active_if(bm->bus)); 238b39f9612SKevin Wolf bm->status &= ~BM_STATUS_DMAING; 239977e1244SGerd Hoffmann } else { 240b76876e6SKevin Wolf bm->cur_addr = bm->addr; 241977e1244SGerd Hoffmann if (!(bm->status & BM_STATUS_DMAING)) { 242977e1244SGerd Hoffmann bm->status |= BM_STATUS_DMAING; 243977e1244SGerd Hoffmann /* start dma transfer if possible */ 244977e1244SGerd Hoffmann if (bm->dma_cb) 24540a6238aSAlexander Graf bm->dma_cb(bmdma_active_if(bm), 0); 246977e1244SGerd Hoffmann } 247977e1244SGerd Hoffmann } 248977e1244SGerd Hoffmann } 249977e1244SGerd Hoffmann 250c29947bbSKevin Wolf bm->cmd = val & 0x09; 251c29947bbSKevin Wolf } 252c29947bbSKevin Wolf 253a8170e5eSAvi Kivity static uint64_t bmdma_addr_read(void *opaque, hwaddr addr, 254a9deb8c6SAvi Kivity unsigned width) 255977e1244SGerd Hoffmann { 256a9deb8c6SAvi Kivity BMDMAState *bm = opaque; 2579fbef1acSAvi Kivity uint32_t mask = (1ULL << (width * 8)) - 1; 258a9deb8c6SAvi Kivity uint64_t data; 2599fbef1acSAvi Kivity 260a9deb8c6SAvi Kivity data = (bm->addr >> (addr * 8)) & mask; 261977e1244SGerd Hoffmann #ifdef DEBUG_IDE 262cb67be85SHervé Poussineau printf("%s: 0x%08x\n", __func__, (unsigned)data); 263977e1244SGerd Hoffmann #endif 264a9deb8c6SAvi Kivity return data; 265977e1244SGerd Hoffmann } 266977e1244SGerd Hoffmann 267a8170e5eSAvi Kivity static void bmdma_addr_write(void *opaque, hwaddr addr, 268a9deb8c6SAvi Kivity uint64_t data, unsigned width) 269977e1244SGerd Hoffmann { 270a9deb8c6SAvi Kivity BMDMAState *bm = opaque; 2719fbef1acSAvi Kivity int shift = addr * 8; 2729fbef1acSAvi Kivity uint32_t mask = (1ULL << (width * 8)) - 1; 2739fbef1acSAvi Kivity 274977e1244SGerd Hoffmann #ifdef DEBUG_IDE 2759fbef1acSAvi Kivity printf("%s: 0x%08x\n", __func__, (unsigned)data); 276977e1244SGerd Hoffmann #endif 2779fbef1acSAvi Kivity bm->addr &= ~(mask << shift); 2789fbef1acSAvi Kivity bm->addr |= ((data & mask) << shift) & ~3; 279977e1244SGerd Hoffmann } 280977e1244SGerd Hoffmann 281a9deb8c6SAvi Kivity MemoryRegionOps bmdma_addr_ioport_ops = { 2829fbef1acSAvi Kivity .read = bmdma_addr_read, 2839fbef1acSAvi Kivity .write = bmdma_addr_write, 284a9deb8c6SAvi Kivity .endianness = DEVICE_LITTLE_ENDIAN, 2859fbef1acSAvi Kivity }; 286977e1244SGerd Hoffmann 2875ee84c33SJuan Quintela static bool ide_bmdma_current_needed(void *opaque) 2885ee84c33SJuan Quintela { 2895ee84c33SJuan Quintela BMDMAState *bm = opaque; 2905ee84c33SJuan Quintela 2915ee84c33SJuan Quintela return (bm->cur_prd_len != 0); 2925ee84c33SJuan Quintela } 2935ee84c33SJuan Quintela 294def93791SKevin Wolf static bool ide_bmdma_status_needed(void *opaque) 295def93791SKevin Wolf { 296def93791SKevin Wolf BMDMAState *bm = opaque; 297def93791SKevin Wolf 298def93791SKevin Wolf /* Older versions abused some bits in the status register for internal 299def93791SKevin Wolf * error state. If any of these bits are set, we must add a subsection to 300def93791SKevin Wolf * transfer the real status register */ 301def93791SKevin Wolf uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS; 302def93791SKevin Wolf 303def93791SKevin Wolf return ((bm->status & abused_bits) != 0); 304def93791SKevin Wolf } 305def93791SKevin Wolf 306def93791SKevin Wolf static void ide_bmdma_pre_save(void *opaque) 307def93791SKevin Wolf { 308def93791SKevin Wolf BMDMAState *bm = opaque; 309def93791SKevin Wolf uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS; 310def93791SKevin Wolf 311*218fd37cSPavel Butsykin if (!(bm->status & BM_STATUS_DMAING) && bm->dma_cb) { 312*218fd37cSPavel Butsykin bm->bus->error_status = 313*218fd37cSPavel Butsykin ide_dma_cmd_to_retry(bmdma_active_if(bm)->dma_cmd); 314*218fd37cSPavel Butsykin } 315a96cb236SPaolo Bonzini bm->migration_retry_unit = bm->bus->retry_unit; 316dc5d0af4SPaolo Bonzini bm->migration_retry_sector_num = bm->bus->retry_sector_num; 317dc5d0af4SPaolo Bonzini bm->migration_retry_nsector = bm->bus->retry_nsector; 318def93791SKevin Wolf bm->migration_compat_status = 319def93791SKevin Wolf (bm->status & ~abused_bits) | (bm->bus->error_status & abused_bits); 320def93791SKevin Wolf } 321def93791SKevin Wolf 322def93791SKevin Wolf /* This function accesses bm->bus->error_status which is loaded only after 323def93791SKevin Wolf * BMDMA itself. This is why the function is called from ide_pci_post_load 324def93791SKevin Wolf * instead of being registered with VMState where it would run too early. */ 325def93791SKevin Wolf static int ide_bmdma_post_load(void *opaque, int version_id) 326def93791SKevin Wolf { 327def93791SKevin Wolf BMDMAState *bm = opaque; 328def93791SKevin Wolf uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS; 329def93791SKevin Wolf 330def93791SKevin Wolf if (bm->status == 0) { 331def93791SKevin Wolf bm->status = bm->migration_compat_status & ~abused_bits; 332def93791SKevin Wolf bm->bus->error_status |= bm->migration_compat_status & abused_bits; 333def93791SKevin Wolf } 334a96cb236SPaolo Bonzini if (bm->bus->error_status) { 335dc5d0af4SPaolo Bonzini bm->bus->retry_sector_num = bm->migration_retry_sector_num; 336dc5d0af4SPaolo Bonzini bm->bus->retry_nsector = bm->migration_retry_nsector; 337a96cb236SPaolo Bonzini bm->bus->retry_unit = bm->migration_retry_unit; 338a96cb236SPaolo Bonzini } 339def93791SKevin Wolf 340def93791SKevin Wolf return 0; 341def93791SKevin Wolf } 342def93791SKevin Wolf 3435ee84c33SJuan Quintela static const VMStateDescription vmstate_bmdma_current = { 3445ee84c33SJuan Quintela .name = "ide bmdma_current", 3455ee84c33SJuan Quintela .version_id = 1, 3465ee84c33SJuan Quintela .minimum_version_id = 1, 3475cd8cadaSJuan Quintela .needed = ide_bmdma_current_needed, 3485ee84c33SJuan Quintela .fields = (VMStateField[]) { 3495ee84c33SJuan Quintela VMSTATE_UINT32(cur_addr, BMDMAState), 3505ee84c33SJuan Quintela VMSTATE_UINT32(cur_prd_last, BMDMAState), 3515ee84c33SJuan Quintela VMSTATE_UINT32(cur_prd_addr, BMDMAState), 3525ee84c33SJuan Quintela VMSTATE_UINT32(cur_prd_len, BMDMAState), 3535ee84c33SJuan Quintela VMSTATE_END_OF_LIST() 3545ee84c33SJuan Quintela } 3555ee84c33SJuan Quintela }; 3565ee84c33SJuan Quintela 35706ab66cfSStefan Weil static const VMStateDescription vmstate_bmdma_status = { 358def93791SKevin Wolf .name ="ide bmdma/status", 359def93791SKevin Wolf .version_id = 1, 360def93791SKevin Wolf .minimum_version_id = 1, 3615cd8cadaSJuan Quintela .needed = ide_bmdma_status_needed, 362def93791SKevin Wolf .fields = (VMStateField[]) { 363def93791SKevin Wolf VMSTATE_UINT8(status, BMDMAState), 364def93791SKevin Wolf VMSTATE_END_OF_LIST() 365def93791SKevin Wolf } 366def93791SKevin Wolf }; 3675ee84c33SJuan Quintela 368407a4f30SJuan Quintela static const VMStateDescription vmstate_bmdma = { 369407a4f30SJuan Quintela .name = "ide bmdma", 37057338424SJuan Quintela .version_id = 3, 371407a4f30SJuan Quintela .minimum_version_id = 0, 372def93791SKevin Wolf .pre_save = ide_bmdma_pre_save, 373407a4f30SJuan Quintela .fields = (VMStateField[]) { 374407a4f30SJuan Quintela VMSTATE_UINT8(cmd, BMDMAState), 375def93791SKevin Wolf VMSTATE_UINT8(migration_compat_status, BMDMAState), 376407a4f30SJuan Quintela VMSTATE_UINT32(addr, BMDMAState), 377dc5d0af4SPaolo Bonzini VMSTATE_INT64(migration_retry_sector_num, BMDMAState), 378dc5d0af4SPaolo Bonzini VMSTATE_UINT32(migration_retry_nsector, BMDMAState), 379a96cb236SPaolo Bonzini VMSTATE_UINT8(migration_retry_unit, BMDMAState), 380407a4f30SJuan Quintela VMSTATE_END_OF_LIST() 3815ee84c33SJuan Quintela }, 3825cd8cadaSJuan Quintela .subsections = (const VMStateDescription*[]) { 3835cd8cadaSJuan Quintela &vmstate_bmdma_current, 3845cd8cadaSJuan Quintela &vmstate_bmdma_status, 3855cd8cadaSJuan Quintela NULL 386407a4f30SJuan Quintela } 387407a4f30SJuan Quintela }; 388407a4f30SJuan Quintela 389407a4f30SJuan Quintela static int ide_pci_post_load(void *opaque, int version_id) 390977e1244SGerd Hoffmann { 391977e1244SGerd Hoffmann PCIIDEState *d = opaque; 392977e1244SGerd Hoffmann int i; 393977e1244SGerd Hoffmann 394977e1244SGerd Hoffmann for(i = 0; i < 2; i++) { 395407a4f30SJuan Quintela /* current versions always store 0/1, but older version 396407a4f30SJuan Quintela stored bigger values. We only need last bit */ 397a96cb236SPaolo Bonzini d->bmdma[i].migration_retry_unit &= 1; 398def93791SKevin Wolf ide_bmdma_post_load(&d->bmdma[i], -1); 399977e1244SGerd Hoffmann } 400def93791SKevin Wolf 401977e1244SGerd Hoffmann return 0; 402977e1244SGerd Hoffmann } 403977e1244SGerd Hoffmann 404407a4f30SJuan Quintela const VMStateDescription vmstate_ide_pci = { 405407a4f30SJuan Quintela .name = "ide", 40657338424SJuan Quintela .version_id = 3, 407407a4f30SJuan Quintela .minimum_version_id = 0, 408407a4f30SJuan Quintela .post_load = ide_pci_post_load, 409407a4f30SJuan Quintela .fields = (VMStateField[]) { 410f6c11d56SAndreas Färber VMSTATE_PCI_DEVICE(parent_obj, PCIIDEState), 411407a4f30SJuan Quintela VMSTATE_STRUCT_ARRAY(bmdma, PCIIDEState, 2, 0, 412407a4f30SJuan Quintela vmstate_bmdma, BMDMAState), 413407a4f30SJuan Quintela VMSTATE_IDE_BUS_ARRAY(bus, PCIIDEState, 2), 414407a4f30SJuan Quintela VMSTATE_IDE_DRIVES(bus[0].ifs, PCIIDEState), 415407a4f30SJuan Quintela VMSTATE_IDE_DRIVES(bus[1].ifs, PCIIDEState), 416407a4f30SJuan Quintela VMSTATE_END_OF_LIST() 417407a4f30SJuan Quintela } 418407a4f30SJuan Quintela }; 419407a4f30SJuan Quintela 4203e7e1558SJuan Quintela void pci_ide_create_devs(PCIDevice *dev, DriveInfo **hd_table) 421feef3102SGerd Hoffmann { 422f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 423feef3102SGerd Hoffmann static const int bus[4] = { 0, 0, 1, 1 }; 424feef3102SGerd Hoffmann static const int unit[4] = { 0, 1, 0, 1 }; 425feef3102SGerd Hoffmann int i; 426feef3102SGerd Hoffmann 427feef3102SGerd Hoffmann for (i = 0; i < 4; i++) { 428feef3102SGerd Hoffmann if (hd_table[i] == NULL) 429feef3102SGerd Hoffmann continue; 4301f850f10SGerd Hoffmann ide_create_drive(d->bus+bus[i], unit[i], hd_table[i]); 431feef3102SGerd Hoffmann } 432feef3102SGerd Hoffmann } 43340a6238aSAlexander Graf 43440a6238aSAlexander Graf static const struct IDEDMAOps bmdma_ops = { 43540a6238aSAlexander Graf .start_dma = bmdma_start_dma, 43640a6238aSAlexander Graf .prepare_buf = bmdma_prepare_buf, 43740a6238aSAlexander Graf .rw_buf = bmdma_rw_buf, 438bd8892c4SPaolo Bonzini .restart_dma = bmdma_restart_dma, 43940a6238aSAlexander Graf .set_inactive = bmdma_set_inactive, 44040a6238aSAlexander Graf .reset = bmdma_reset, 44140a6238aSAlexander Graf }; 44240a6238aSAlexander Graf 443a9deb8c6SAvi Kivity void bmdma_init(IDEBus *bus, BMDMAState *bm, PCIIDEState *d) 44440a6238aSAlexander Graf { 44540a6238aSAlexander Graf if (bus->dma == &bm->dma) { 44640a6238aSAlexander Graf return; 44740a6238aSAlexander Graf } 44840a6238aSAlexander Graf 44940a6238aSAlexander Graf bm->dma.ops = &bmdma_ops; 45040a6238aSAlexander Graf bus->dma = &bm->dma; 45140a6238aSAlexander Graf bm->irq = bus->irq; 4526e38a4baSShannon Zhao bus->irq = qemu_allocate_irq(bmdma_irq, bm, 0); 453a9deb8c6SAvi Kivity bm->pci_dev = d; 45440a6238aSAlexander Graf } 455f6c11d56SAndreas Färber 456f6c11d56SAndreas Färber static const TypeInfo pci_ide_type_info = { 457f6c11d56SAndreas Färber .name = TYPE_PCI_IDE, 458f6c11d56SAndreas Färber .parent = TYPE_PCI_DEVICE, 459f6c11d56SAndreas Färber .instance_size = sizeof(PCIIDEState), 460f6c11d56SAndreas Färber .abstract = true, 461f6c11d56SAndreas Färber }; 462f6c11d56SAndreas Färber 463f6c11d56SAndreas Färber static void pci_ide_register_types(void) 464f6c11d56SAndreas Färber { 465f6c11d56SAndreas Färber type_register_static(&pci_ide_type_info); 466f6c11d56SAndreas Färber } 467f6c11d56SAndreas Färber 468f6c11d56SAndreas Färber type_init(pci_ide_register_types) 469