xref: /qemu/hw/ide/mmio.c (revision c227f0995e1722a1abccc28cadf0664266bd8043)
13d2bf4a1SGerd Hoffmann /*
23d2bf4a1SGerd Hoffmann  * QEMU IDE Emulation: mmio support (for embedded).
33d2bf4a1SGerd Hoffmann  *
43d2bf4a1SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
53d2bf4a1SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
63d2bf4a1SGerd Hoffmann  *
73d2bf4a1SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
83d2bf4a1SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
93d2bf4a1SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
103d2bf4a1SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
113d2bf4a1SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
123d2bf4a1SGerd Hoffmann  * furnished to do so, subject to the following conditions:
133d2bf4a1SGerd Hoffmann  *
143d2bf4a1SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
153d2bf4a1SGerd Hoffmann  * all copies or substantial portions of the Software.
163d2bf4a1SGerd Hoffmann  *
173d2bf4a1SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
183d2bf4a1SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
193d2bf4a1SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
203d2bf4a1SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
213d2bf4a1SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
223d2bf4a1SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
233d2bf4a1SGerd Hoffmann  * THE SOFTWARE.
243d2bf4a1SGerd Hoffmann  */
2559f2a787SGerd Hoffmann #include <hw/hw.h>
263d2bf4a1SGerd Hoffmann #include "block.h"
273d2bf4a1SGerd Hoffmann #include "block_int.h"
283d2bf4a1SGerd Hoffmann #include "sysemu.h"
293d2bf4a1SGerd Hoffmann #include "dma.h"
3059f2a787SGerd Hoffmann 
3159f2a787SGerd Hoffmann #include <hw/ide/internal.h>
323d2bf4a1SGerd Hoffmann 
333d2bf4a1SGerd Hoffmann /***********************************************************/
343d2bf4a1SGerd Hoffmann /* MMIO based ide port
353d2bf4a1SGerd Hoffmann  * This emulates IDE device connected directly to the CPU bus without
363d2bf4a1SGerd Hoffmann  * dedicated ide controller, which is often seen on embedded boards.
373d2bf4a1SGerd Hoffmann  */
383d2bf4a1SGerd Hoffmann 
393d2bf4a1SGerd Hoffmann typedef struct {
403d2bf4a1SGerd Hoffmann     IDEBus *bus;
413d2bf4a1SGerd Hoffmann     int shift;
423d2bf4a1SGerd Hoffmann } MMIOState;
433d2bf4a1SGerd Hoffmann 
44*c227f099SAnthony Liguori static uint32_t mmio_ide_read (void *opaque, target_phys_addr_t addr)
453d2bf4a1SGerd Hoffmann {
463d2bf4a1SGerd Hoffmann     MMIOState *s = (MMIOState*)opaque;
473d2bf4a1SGerd Hoffmann     IDEBus *bus = s->bus;
483d2bf4a1SGerd Hoffmann     addr >>= s->shift;
493d2bf4a1SGerd Hoffmann     if (addr & 7)
503d2bf4a1SGerd Hoffmann         return ide_ioport_read(bus, addr);
513d2bf4a1SGerd Hoffmann     else
523d2bf4a1SGerd Hoffmann         return ide_data_readw(bus, 0);
533d2bf4a1SGerd Hoffmann }
543d2bf4a1SGerd Hoffmann 
55*c227f099SAnthony Liguori static void mmio_ide_write (void *opaque, target_phys_addr_t addr,
563d2bf4a1SGerd Hoffmann 	uint32_t val)
573d2bf4a1SGerd Hoffmann {
583d2bf4a1SGerd Hoffmann     MMIOState *s = (MMIOState*)opaque;
593d2bf4a1SGerd Hoffmann     IDEBus *bus = s->bus;
603d2bf4a1SGerd Hoffmann     addr >>= s->shift;
613d2bf4a1SGerd Hoffmann     if (addr & 7)
623d2bf4a1SGerd Hoffmann         ide_ioport_write(bus, addr, val);
633d2bf4a1SGerd Hoffmann     else
643d2bf4a1SGerd Hoffmann         ide_data_writew(bus, 0, val);
653d2bf4a1SGerd Hoffmann }
663d2bf4a1SGerd Hoffmann 
673d2bf4a1SGerd Hoffmann static CPUReadMemoryFunc * const mmio_ide_reads[] = {
683d2bf4a1SGerd Hoffmann     mmio_ide_read,
693d2bf4a1SGerd Hoffmann     mmio_ide_read,
703d2bf4a1SGerd Hoffmann     mmio_ide_read,
713d2bf4a1SGerd Hoffmann };
723d2bf4a1SGerd Hoffmann 
733d2bf4a1SGerd Hoffmann static CPUWriteMemoryFunc * const mmio_ide_writes[] = {
743d2bf4a1SGerd Hoffmann     mmio_ide_write,
753d2bf4a1SGerd Hoffmann     mmio_ide_write,
763d2bf4a1SGerd Hoffmann     mmio_ide_write,
773d2bf4a1SGerd Hoffmann };
783d2bf4a1SGerd Hoffmann 
79*c227f099SAnthony Liguori static uint32_t mmio_ide_status_read (void *opaque, target_phys_addr_t addr)
803d2bf4a1SGerd Hoffmann {
813d2bf4a1SGerd Hoffmann     MMIOState *s= (MMIOState*)opaque;
823d2bf4a1SGerd Hoffmann     IDEBus *bus = s->bus;
833d2bf4a1SGerd Hoffmann     return ide_status_read(bus, 0);
843d2bf4a1SGerd Hoffmann }
853d2bf4a1SGerd Hoffmann 
86*c227f099SAnthony Liguori static void mmio_ide_cmd_write (void *opaque, target_phys_addr_t addr,
873d2bf4a1SGerd Hoffmann 	uint32_t val)
883d2bf4a1SGerd Hoffmann {
893d2bf4a1SGerd Hoffmann     MMIOState *s = (MMIOState*)opaque;
903d2bf4a1SGerd Hoffmann     IDEBus *bus = s->bus;
913d2bf4a1SGerd Hoffmann     ide_cmd_write(bus, 0, val);
923d2bf4a1SGerd Hoffmann }
933d2bf4a1SGerd Hoffmann 
943d2bf4a1SGerd Hoffmann static CPUReadMemoryFunc * const mmio_ide_status[] = {
953d2bf4a1SGerd Hoffmann     mmio_ide_status_read,
963d2bf4a1SGerd Hoffmann     mmio_ide_status_read,
973d2bf4a1SGerd Hoffmann     mmio_ide_status_read,
983d2bf4a1SGerd Hoffmann };
993d2bf4a1SGerd Hoffmann 
1003d2bf4a1SGerd Hoffmann static CPUWriteMemoryFunc * const mmio_ide_cmd[] = {
1013d2bf4a1SGerd Hoffmann     mmio_ide_cmd_write,
1023d2bf4a1SGerd Hoffmann     mmio_ide_cmd_write,
1033d2bf4a1SGerd Hoffmann     mmio_ide_cmd_write,
1043d2bf4a1SGerd Hoffmann };
1053d2bf4a1SGerd Hoffmann 
1062bcbf7e4SGerd Hoffmann static void mmio_ide_save(QEMUFile* f, void *opaque)
1072bcbf7e4SGerd Hoffmann {
1082bcbf7e4SGerd Hoffmann     MMIOState *s = opaque;
1092bcbf7e4SGerd Hoffmann 
1102bcbf7e4SGerd Hoffmann     idebus_save(f, s->bus);
1112bcbf7e4SGerd Hoffmann     ide_save(f, &s->bus->ifs[0]);
1122bcbf7e4SGerd Hoffmann     ide_save(f, &s->bus->ifs[1]);
1132bcbf7e4SGerd Hoffmann }
1142bcbf7e4SGerd Hoffmann 
1152bcbf7e4SGerd Hoffmann static int mmio_ide_load(QEMUFile* f, void *opaque, int version_id)
1162bcbf7e4SGerd Hoffmann {
1172bcbf7e4SGerd Hoffmann     MMIOState *s = opaque;
1182bcbf7e4SGerd Hoffmann 
1192bcbf7e4SGerd Hoffmann     idebus_load(f, s->bus, version_id);
1202bcbf7e4SGerd Hoffmann     ide_load(f, &s->bus->ifs[0], version_id);
1212bcbf7e4SGerd Hoffmann     ide_load(f, &s->bus->ifs[1], version_id);
1222bcbf7e4SGerd Hoffmann     return 0;
1232bcbf7e4SGerd Hoffmann }
1242bcbf7e4SGerd Hoffmann 
125*c227f099SAnthony Liguori void mmio_ide_init (target_phys_addr_t membase, target_phys_addr_t membase2,
1263d2bf4a1SGerd Hoffmann                     qemu_irq irq, int shift,
127f455e98cSGerd Hoffmann                     DriveInfo *hd0, DriveInfo *hd1)
1283d2bf4a1SGerd Hoffmann {
1293d2bf4a1SGerd Hoffmann     MMIOState *s = qemu_mallocz(sizeof(MMIOState));
1303d2bf4a1SGerd Hoffmann     IDEBus *bus = qemu_mallocz(sizeof(*bus));
1313d2bf4a1SGerd Hoffmann     int mem1, mem2;
1323d2bf4a1SGerd Hoffmann 
1333d2bf4a1SGerd Hoffmann     ide_init2(bus, hd0, hd1, irq);
1343d2bf4a1SGerd Hoffmann 
1353d2bf4a1SGerd Hoffmann     s->bus = bus;
1363d2bf4a1SGerd Hoffmann     s->shift = shift;
1373d2bf4a1SGerd Hoffmann 
1383d2bf4a1SGerd Hoffmann     mem1 = cpu_register_io_memory(mmio_ide_reads, mmio_ide_writes, s);
1393d2bf4a1SGerd Hoffmann     mem2 = cpu_register_io_memory(mmio_ide_status, mmio_ide_cmd, s);
1403d2bf4a1SGerd Hoffmann     cpu_register_physical_memory(membase, 16 << shift, mem1);
1413d2bf4a1SGerd Hoffmann     cpu_register_physical_memory(membase2, 2 << shift, mem2);
1422bcbf7e4SGerd Hoffmann     register_savevm("mmio-ide", 0, 3, mmio_ide_save, mmio_ide_load, s);
1433d2bf4a1SGerd Hoffmann }
1443d2bf4a1SGerd Hoffmann 
145