xref: /qemu/hw/ide/mmio.c (revision 737e150e89c44c6b33691a627e24bac7fb58f349)
13d2bf4a1SGerd Hoffmann /*
23d2bf4a1SGerd Hoffmann  * QEMU IDE Emulation: mmio support (for embedded).
33d2bf4a1SGerd Hoffmann  *
43d2bf4a1SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
53d2bf4a1SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
63d2bf4a1SGerd Hoffmann  *
73d2bf4a1SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
83d2bf4a1SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
93d2bf4a1SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
103d2bf4a1SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
113d2bf4a1SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
123d2bf4a1SGerd Hoffmann  * furnished to do so, subject to the following conditions:
133d2bf4a1SGerd Hoffmann  *
143d2bf4a1SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
153d2bf4a1SGerd Hoffmann  * all copies or substantial portions of the Software.
163d2bf4a1SGerd Hoffmann  *
173d2bf4a1SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
183d2bf4a1SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
193d2bf4a1SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
203d2bf4a1SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
213d2bf4a1SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
223d2bf4a1SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
233d2bf4a1SGerd Hoffmann  * THE SOFTWARE.
243d2bf4a1SGerd Hoffmann  */
2559f2a787SGerd Hoffmann #include <hw/hw.h>
26*737e150eSPaolo Bonzini #include "block/block.h"
273d2bf4a1SGerd Hoffmann #include "dma.h"
2859f2a787SGerd Hoffmann 
2959f2a787SGerd Hoffmann #include <hw/ide/internal.h>
303d2bf4a1SGerd Hoffmann 
313d2bf4a1SGerd Hoffmann /***********************************************************/
323d2bf4a1SGerd Hoffmann /* MMIO based ide port
333d2bf4a1SGerd Hoffmann  * This emulates IDE device connected directly to the CPU bus without
343d2bf4a1SGerd Hoffmann  * dedicated ide controller, which is often seen on embedded boards.
353d2bf4a1SGerd Hoffmann  */
363d2bf4a1SGerd Hoffmann 
373d2bf4a1SGerd Hoffmann typedef struct {
380ce51e92SJuan Quintela     IDEBus bus;
393d2bf4a1SGerd Hoffmann     int shift;
409d7f1b9aSAvi Kivity     MemoryRegion iomem1, iomem2;
413d2bf4a1SGerd Hoffmann } MMIOState;
423d2bf4a1SGerd Hoffmann 
434a643563SBlue Swirl static void mmio_ide_reset(void *opaque)
444a643563SBlue Swirl {
454a643563SBlue Swirl     MMIOState *s = opaque;
464a643563SBlue Swirl 
474a643563SBlue Swirl     ide_bus_reset(&s->bus);
484a643563SBlue Swirl }
494a643563SBlue Swirl 
50a8170e5eSAvi Kivity static uint64_t mmio_ide_read(void *opaque, hwaddr addr,
519d7f1b9aSAvi Kivity                               unsigned size)
523d2bf4a1SGerd Hoffmann {
5318c0fb30SJuan Quintela     MMIOState *s = opaque;
543d2bf4a1SGerd Hoffmann     addr >>= s->shift;
553d2bf4a1SGerd Hoffmann     if (addr & 7)
560ce51e92SJuan Quintela         return ide_ioport_read(&s->bus, addr);
573d2bf4a1SGerd Hoffmann     else
580ce51e92SJuan Quintela         return ide_data_readw(&s->bus, 0);
593d2bf4a1SGerd Hoffmann }
603d2bf4a1SGerd Hoffmann 
61a8170e5eSAvi Kivity static void mmio_ide_write(void *opaque, hwaddr addr,
629d7f1b9aSAvi Kivity                            uint64_t val, unsigned size)
633d2bf4a1SGerd Hoffmann {
6418c0fb30SJuan Quintela     MMIOState *s = opaque;
653d2bf4a1SGerd Hoffmann     addr >>= s->shift;
663d2bf4a1SGerd Hoffmann     if (addr & 7)
670ce51e92SJuan Quintela         ide_ioport_write(&s->bus, addr, val);
683d2bf4a1SGerd Hoffmann     else
690ce51e92SJuan Quintela         ide_data_writew(&s->bus, 0, val);
703d2bf4a1SGerd Hoffmann }
713d2bf4a1SGerd Hoffmann 
729d7f1b9aSAvi Kivity static const MemoryRegionOps mmio_ide_ops = {
739d7f1b9aSAvi Kivity     .read = mmio_ide_read,
749d7f1b9aSAvi Kivity     .write = mmio_ide_write,
759d7f1b9aSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
763d2bf4a1SGerd Hoffmann };
773d2bf4a1SGerd Hoffmann 
78a8170e5eSAvi Kivity static uint64_t mmio_ide_status_read(void *opaque, hwaddr addr,
799d7f1b9aSAvi Kivity                                      unsigned size)
803d2bf4a1SGerd Hoffmann {
8118c0fb30SJuan Quintela     MMIOState *s= opaque;
820ce51e92SJuan Quintela     return ide_status_read(&s->bus, 0);
833d2bf4a1SGerd Hoffmann }
843d2bf4a1SGerd Hoffmann 
85a8170e5eSAvi Kivity static void mmio_ide_cmd_write(void *opaque, hwaddr addr,
869d7f1b9aSAvi Kivity                                uint64_t val, unsigned size)
873d2bf4a1SGerd Hoffmann {
8818c0fb30SJuan Quintela     MMIOState *s = opaque;
890ce51e92SJuan Quintela     ide_cmd_write(&s->bus, 0, val);
903d2bf4a1SGerd Hoffmann }
913d2bf4a1SGerd Hoffmann 
929d7f1b9aSAvi Kivity static const MemoryRegionOps mmio_ide_cs_ops = {
939d7f1b9aSAvi Kivity     .read = mmio_ide_status_read,
949d7f1b9aSAvi Kivity     .write = mmio_ide_cmd_write,
959d7f1b9aSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
963d2bf4a1SGerd Hoffmann };
973d2bf4a1SGerd Hoffmann 
9824daf35cSJuan Quintela static const VMStateDescription vmstate_ide_mmio = {
9924daf35cSJuan Quintela     .name = "mmio-ide",
10024daf35cSJuan Quintela     .version_id = 3,
10124daf35cSJuan Quintela     .minimum_version_id = 0,
10224daf35cSJuan Quintela     .minimum_version_id_old = 0,
10324daf35cSJuan Quintela     .fields      = (VMStateField []) {
10424daf35cSJuan Quintela         VMSTATE_IDE_BUS(bus, MMIOState),
10524daf35cSJuan Quintela         VMSTATE_IDE_DRIVES(bus.ifs, MMIOState),
10624daf35cSJuan Quintela         VMSTATE_END_OF_LIST()
1072bcbf7e4SGerd Hoffmann     }
10824daf35cSJuan Quintela };
1092bcbf7e4SGerd Hoffmann 
110a8170e5eSAvi Kivity void mmio_ide_init (hwaddr membase, hwaddr membase2,
1119d7f1b9aSAvi Kivity                     MemoryRegion *address_space,
1123d2bf4a1SGerd Hoffmann                     qemu_irq irq, int shift,
113f455e98cSGerd Hoffmann                     DriveInfo *hd0, DriveInfo *hd1)
1143d2bf4a1SGerd Hoffmann {
1157267c094SAnthony Liguori     MMIOState *s = g_malloc0(sizeof(MMIOState));
1163d2bf4a1SGerd Hoffmann 
11757234ee4SMarkus Armbruster     ide_init2_with_non_qdev_drives(&s->bus, hd0, hd1, irq);
1183d2bf4a1SGerd Hoffmann 
1193d2bf4a1SGerd Hoffmann     s->shift = shift;
1203d2bf4a1SGerd Hoffmann 
1219d7f1b9aSAvi Kivity     memory_region_init_io(&s->iomem1, &mmio_ide_ops, s,
1229d7f1b9aSAvi Kivity                           "ide-mmio.1", 16 << shift);
1239d7f1b9aSAvi Kivity     memory_region_init_io(&s->iomem2, &mmio_ide_cs_ops, s,
1249d7f1b9aSAvi Kivity                           "ide-mmio.2", 2 << shift);
1259d7f1b9aSAvi Kivity     memory_region_add_subregion(address_space, membase, &s->iomem1);
1269d7f1b9aSAvi Kivity     memory_region_add_subregion(address_space, membase2, &s->iomem2);
1270be71e32SAlex Williamson     vmstate_register(NULL, 0, &vmstate_ide_mmio, s);
1284a643563SBlue Swirl     qemu_register_reset(mmio_ide_reset, s);
1293d2bf4a1SGerd Hoffmann }
1303d2bf4a1SGerd Hoffmann 
131