xref: /qemu/hw/ide/mmio.c (revision 7267c0947d7e8ae5dff7bafd932c3bc285f43e5c)
13d2bf4a1SGerd Hoffmann /*
23d2bf4a1SGerd Hoffmann  * QEMU IDE Emulation: mmio support (for embedded).
33d2bf4a1SGerd Hoffmann  *
43d2bf4a1SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
53d2bf4a1SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
63d2bf4a1SGerd Hoffmann  *
73d2bf4a1SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
83d2bf4a1SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
93d2bf4a1SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
103d2bf4a1SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
113d2bf4a1SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
123d2bf4a1SGerd Hoffmann  * furnished to do so, subject to the following conditions:
133d2bf4a1SGerd Hoffmann  *
143d2bf4a1SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
153d2bf4a1SGerd Hoffmann  * all copies or substantial portions of the Software.
163d2bf4a1SGerd Hoffmann  *
173d2bf4a1SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
183d2bf4a1SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
193d2bf4a1SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
203d2bf4a1SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
213d2bf4a1SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
223d2bf4a1SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
233d2bf4a1SGerd Hoffmann  * THE SOFTWARE.
243d2bf4a1SGerd Hoffmann  */
2559f2a787SGerd Hoffmann #include <hw/hw.h>
263d2bf4a1SGerd Hoffmann #include "block.h"
273d2bf4a1SGerd Hoffmann #include "block_int.h"
283d2bf4a1SGerd Hoffmann #include "dma.h"
2959f2a787SGerd Hoffmann 
3059f2a787SGerd Hoffmann #include <hw/ide/internal.h>
313d2bf4a1SGerd Hoffmann 
323d2bf4a1SGerd Hoffmann /***********************************************************/
333d2bf4a1SGerd Hoffmann /* MMIO based ide port
343d2bf4a1SGerd Hoffmann  * This emulates IDE device connected directly to the CPU bus without
353d2bf4a1SGerd Hoffmann  * dedicated ide controller, which is often seen on embedded boards.
363d2bf4a1SGerd Hoffmann  */
373d2bf4a1SGerd Hoffmann 
383d2bf4a1SGerd Hoffmann typedef struct {
390ce51e92SJuan Quintela     IDEBus bus;
403d2bf4a1SGerd Hoffmann     int shift;
413d2bf4a1SGerd Hoffmann } MMIOState;
423d2bf4a1SGerd Hoffmann 
434a643563SBlue Swirl static void mmio_ide_reset(void *opaque)
444a643563SBlue Swirl {
454a643563SBlue Swirl     MMIOState *s = opaque;
464a643563SBlue Swirl 
474a643563SBlue Swirl     ide_bus_reset(&s->bus);
484a643563SBlue Swirl }
494a643563SBlue Swirl 
50c227f099SAnthony Liguori static uint32_t mmio_ide_read (void *opaque, target_phys_addr_t addr)
513d2bf4a1SGerd Hoffmann {
5218c0fb30SJuan Quintela     MMIOState *s = opaque;
533d2bf4a1SGerd Hoffmann     addr >>= s->shift;
543d2bf4a1SGerd Hoffmann     if (addr & 7)
550ce51e92SJuan Quintela         return ide_ioport_read(&s->bus, addr);
563d2bf4a1SGerd Hoffmann     else
570ce51e92SJuan Quintela         return ide_data_readw(&s->bus, 0);
583d2bf4a1SGerd Hoffmann }
593d2bf4a1SGerd Hoffmann 
60c227f099SAnthony Liguori static void mmio_ide_write (void *opaque, target_phys_addr_t addr,
613d2bf4a1SGerd Hoffmann 	uint32_t val)
623d2bf4a1SGerd Hoffmann {
6318c0fb30SJuan Quintela     MMIOState *s = opaque;
643d2bf4a1SGerd Hoffmann     addr >>= s->shift;
653d2bf4a1SGerd Hoffmann     if (addr & 7)
660ce51e92SJuan Quintela         ide_ioport_write(&s->bus, addr, val);
673d2bf4a1SGerd Hoffmann     else
680ce51e92SJuan Quintela         ide_data_writew(&s->bus, 0, val);
693d2bf4a1SGerd Hoffmann }
703d2bf4a1SGerd Hoffmann 
713d2bf4a1SGerd Hoffmann static CPUReadMemoryFunc * const mmio_ide_reads[] = {
723d2bf4a1SGerd Hoffmann     mmio_ide_read,
733d2bf4a1SGerd Hoffmann     mmio_ide_read,
743d2bf4a1SGerd Hoffmann     mmio_ide_read,
753d2bf4a1SGerd Hoffmann };
763d2bf4a1SGerd Hoffmann 
773d2bf4a1SGerd Hoffmann static CPUWriteMemoryFunc * const mmio_ide_writes[] = {
783d2bf4a1SGerd Hoffmann     mmio_ide_write,
793d2bf4a1SGerd Hoffmann     mmio_ide_write,
803d2bf4a1SGerd Hoffmann     mmio_ide_write,
813d2bf4a1SGerd Hoffmann };
823d2bf4a1SGerd Hoffmann 
83c227f099SAnthony Liguori static uint32_t mmio_ide_status_read (void *opaque, target_phys_addr_t addr)
843d2bf4a1SGerd Hoffmann {
8518c0fb30SJuan Quintela     MMIOState *s= opaque;
860ce51e92SJuan Quintela     return ide_status_read(&s->bus, 0);
873d2bf4a1SGerd Hoffmann }
883d2bf4a1SGerd Hoffmann 
89c227f099SAnthony Liguori static void mmio_ide_cmd_write (void *opaque, target_phys_addr_t addr,
903d2bf4a1SGerd Hoffmann 	uint32_t val)
913d2bf4a1SGerd Hoffmann {
9218c0fb30SJuan Quintela     MMIOState *s = opaque;
930ce51e92SJuan Quintela     ide_cmd_write(&s->bus, 0, val);
943d2bf4a1SGerd Hoffmann }
953d2bf4a1SGerd Hoffmann 
963d2bf4a1SGerd Hoffmann static CPUReadMemoryFunc * const mmio_ide_status[] = {
973d2bf4a1SGerd Hoffmann     mmio_ide_status_read,
983d2bf4a1SGerd Hoffmann     mmio_ide_status_read,
993d2bf4a1SGerd Hoffmann     mmio_ide_status_read,
1003d2bf4a1SGerd Hoffmann };
1013d2bf4a1SGerd Hoffmann 
1023d2bf4a1SGerd Hoffmann static CPUWriteMemoryFunc * const mmio_ide_cmd[] = {
1033d2bf4a1SGerd Hoffmann     mmio_ide_cmd_write,
1043d2bf4a1SGerd Hoffmann     mmio_ide_cmd_write,
1053d2bf4a1SGerd Hoffmann     mmio_ide_cmd_write,
1063d2bf4a1SGerd Hoffmann };
1073d2bf4a1SGerd Hoffmann 
10824daf35cSJuan Quintela static const VMStateDescription vmstate_ide_mmio = {
10924daf35cSJuan Quintela     .name = "mmio-ide",
11024daf35cSJuan Quintela     .version_id = 3,
11124daf35cSJuan Quintela     .minimum_version_id = 0,
11224daf35cSJuan Quintela     .minimum_version_id_old = 0,
11324daf35cSJuan Quintela     .fields      = (VMStateField []) {
11424daf35cSJuan Quintela         VMSTATE_IDE_BUS(bus, MMIOState),
11524daf35cSJuan Quintela         VMSTATE_IDE_DRIVES(bus.ifs, MMIOState),
11624daf35cSJuan Quintela         VMSTATE_END_OF_LIST()
1172bcbf7e4SGerd Hoffmann     }
11824daf35cSJuan Quintela };
1192bcbf7e4SGerd Hoffmann 
120c227f099SAnthony Liguori void mmio_ide_init (target_phys_addr_t membase, target_phys_addr_t membase2,
1213d2bf4a1SGerd Hoffmann                     qemu_irq irq, int shift,
122f455e98cSGerd Hoffmann                     DriveInfo *hd0, DriveInfo *hd1)
1233d2bf4a1SGerd Hoffmann {
124*7267c094SAnthony Liguori     MMIOState *s = g_malloc0(sizeof(MMIOState));
1253d2bf4a1SGerd Hoffmann     int mem1, mem2;
1263d2bf4a1SGerd Hoffmann 
12757234ee4SMarkus Armbruster     ide_init2_with_non_qdev_drives(&s->bus, hd0, hd1, irq);
1283d2bf4a1SGerd Hoffmann 
1293d2bf4a1SGerd Hoffmann     s->shift = shift;
1303d2bf4a1SGerd Hoffmann 
1312507c12aSAlexander Graf     mem1 = cpu_register_io_memory(mmio_ide_reads, mmio_ide_writes, s,
1322507c12aSAlexander Graf                                   DEVICE_NATIVE_ENDIAN);
1332507c12aSAlexander Graf     mem2 = cpu_register_io_memory(mmio_ide_status, mmio_ide_cmd, s,
1342507c12aSAlexander Graf                                   DEVICE_NATIVE_ENDIAN);
1353d2bf4a1SGerd Hoffmann     cpu_register_physical_memory(membase, 16 << shift, mem1);
1363d2bf4a1SGerd Hoffmann     cpu_register_physical_memory(membase2, 2 << shift, mem2);
1370be71e32SAlex Williamson     vmstate_register(NULL, 0, &vmstate_ide_mmio, s);
1384a643563SBlue Swirl     qemu_register_reset(mmio_ide_reset, s);
1393d2bf4a1SGerd Hoffmann }
1403d2bf4a1SGerd Hoffmann 
141