13d2bf4a1SGerd Hoffmann /* 23d2bf4a1SGerd Hoffmann * QEMU IDE Emulation: mmio support (for embedded). 33d2bf4a1SGerd Hoffmann * 43d2bf4a1SGerd Hoffmann * Copyright (c) 2003 Fabrice Bellard 53d2bf4a1SGerd Hoffmann * Copyright (c) 2006 Openedhand Ltd. 63d2bf4a1SGerd Hoffmann * 73d2bf4a1SGerd Hoffmann * Permission is hereby granted, free of charge, to any person obtaining a copy 83d2bf4a1SGerd Hoffmann * of this software and associated documentation files (the "Software"), to deal 93d2bf4a1SGerd Hoffmann * in the Software without restriction, including without limitation the rights 103d2bf4a1SGerd Hoffmann * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 113d2bf4a1SGerd Hoffmann * copies of the Software, and to permit persons to whom the Software is 123d2bf4a1SGerd Hoffmann * furnished to do so, subject to the following conditions: 133d2bf4a1SGerd Hoffmann * 143d2bf4a1SGerd Hoffmann * The above copyright notice and this permission notice shall be included in 153d2bf4a1SGerd Hoffmann * all copies or substantial portions of the Software. 163d2bf4a1SGerd Hoffmann * 173d2bf4a1SGerd Hoffmann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 183d2bf4a1SGerd Hoffmann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 193d2bf4a1SGerd Hoffmann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 203d2bf4a1SGerd Hoffmann * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 213d2bf4a1SGerd Hoffmann * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 223d2bf4a1SGerd Hoffmann * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 233d2bf4a1SGerd Hoffmann * THE SOFTWARE. 243d2bf4a1SGerd Hoffmann */ 25*6b2578d6SAndreas Färber #include "hw/hw.h" 26*6b2578d6SAndreas Färber #include "hw/sysbus.h" 27737e150eSPaolo Bonzini #include "block/block.h" 289c17d615SPaolo Bonzini #include "sysemu/dma.h" 2959f2a787SGerd Hoffmann 3059f2a787SGerd Hoffmann #include <hw/ide/internal.h> 313d2bf4a1SGerd Hoffmann 323d2bf4a1SGerd Hoffmann /***********************************************************/ 333d2bf4a1SGerd Hoffmann /* MMIO based ide port 343d2bf4a1SGerd Hoffmann * This emulates IDE device connected directly to the CPU bus without 353d2bf4a1SGerd Hoffmann * dedicated ide controller, which is often seen on embedded boards. 363d2bf4a1SGerd Hoffmann */ 373d2bf4a1SGerd Hoffmann 38*6b2578d6SAndreas Färber #define TYPE_MMIO_IDE "mmio-ide" 39*6b2578d6SAndreas Färber #define MMIO_IDE(obj) OBJECT_CHECK(MMIOState, (obj), TYPE_MMIO_IDE) 40*6b2578d6SAndreas Färber 41*6b2578d6SAndreas Färber typedef struct MMIOIDEState { 42*6b2578d6SAndreas Färber /*< private >*/ 43*6b2578d6SAndreas Färber SysBusDevice parent_obj; 44*6b2578d6SAndreas Färber /*< public >*/ 45*6b2578d6SAndreas Färber 460ce51e92SJuan Quintela IDEBus bus; 47*6b2578d6SAndreas Färber 48*6b2578d6SAndreas Färber uint32_t shift; 49*6b2578d6SAndreas Färber qemu_irq irq; 509d7f1b9aSAvi Kivity MemoryRegion iomem1, iomem2; 513d2bf4a1SGerd Hoffmann } MMIOState; 523d2bf4a1SGerd Hoffmann 53*6b2578d6SAndreas Färber static void mmio_ide_reset(DeviceState *dev) 544a643563SBlue Swirl { 55*6b2578d6SAndreas Färber MMIOState *s = MMIO_IDE(dev); 564a643563SBlue Swirl 574a643563SBlue Swirl ide_bus_reset(&s->bus); 584a643563SBlue Swirl } 594a643563SBlue Swirl 60a8170e5eSAvi Kivity static uint64_t mmio_ide_read(void *opaque, hwaddr addr, 619d7f1b9aSAvi Kivity unsigned size) 623d2bf4a1SGerd Hoffmann { 6318c0fb30SJuan Quintela MMIOState *s = opaque; 643d2bf4a1SGerd Hoffmann addr >>= s->shift; 653d2bf4a1SGerd Hoffmann if (addr & 7) 660ce51e92SJuan Quintela return ide_ioport_read(&s->bus, addr); 673d2bf4a1SGerd Hoffmann else 680ce51e92SJuan Quintela return ide_data_readw(&s->bus, 0); 693d2bf4a1SGerd Hoffmann } 703d2bf4a1SGerd Hoffmann 71a8170e5eSAvi Kivity static void mmio_ide_write(void *opaque, hwaddr addr, 729d7f1b9aSAvi Kivity uint64_t val, unsigned size) 733d2bf4a1SGerd Hoffmann { 7418c0fb30SJuan Quintela MMIOState *s = opaque; 753d2bf4a1SGerd Hoffmann addr >>= s->shift; 763d2bf4a1SGerd Hoffmann if (addr & 7) 770ce51e92SJuan Quintela ide_ioport_write(&s->bus, addr, val); 783d2bf4a1SGerd Hoffmann else 790ce51e92SJuan Quintela ide_data_writew(&s->bus, 0, val); 803d2bf4a1SGerd Hoffmann } 813d2bf4a1SGerd Hoffmann 829d7f1b9aSAvi Kivity static const MemoryRegionOps mmio_ide_ops = { 839d7f1b9aSAvi Kivity .read = mmio_ide_read, 849d7f1b9aSAvi Kivity .write = mmio_ide_write, 859d7f1b9aSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 863d2bf4a1SGerd Hoffmann }; 873d2bf4a1SGerd Hoffmann 88a8170e5eSAvi Kivity static uint64_t mmio_ide_status_read(void *opaque, hwaddr addr, 899d7f1b9aSAvi Kivity unsigned size) 903d2bf4a1SGerd Hoffmann { 9118c0fb30SJuan Quintela MMIOState *s= opaque; 920ce51e92SJuan Quintela return ide_status_read(&s->bus, 0); 933d2bf4a1SGerd Hoffmann } 943d2bf4a1SGerd Hoffmann 95a8170e5eSAvi Kivity static void mmio_ide_cmd_write(void *opaque, hwaddr addr, 969d7f1b9aSAvi Kivity uint64_t val, unsigned size) 973d2bf4a1SGerd Hoffmann { 9818c0fb30SJuan Quintela MMIOState *s = opaque; 990ce51e92SJuan Quintela ide_cmd_write(&s->bus, 0, val); 1003d2bf4a1SGerd Hoffmann } 1013d2bf4a1SGerd Hoffmann 1029d7f1b9aSAvi Kivity static const MemoryRegionOps mmio_ide_cs_ops = { 1039d7f1b9aSAvi Kivity .read = mmio_ide_status_read, 1049d7f1b9aSAvi Kivity .write = mmio_ide_cmd_write, 1059d7f1b9aSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 1063d2bf4a1SGerd Hoffmann }; 1073d2bf4a1SGerd Hoffmann 10824daf35cSJuan Quintela static const VMStateDescription vmstate_ide_mmio = { 10924daf35cSJuan Quintela .name = "mmio-ide", 11024daf35cSJuan Quintela .version_id = 3, 11124daf35cSJuan Quintela .minimum_version_id = 0, 11224daf35cSJuan Quintela .minimum_version_id_old = 0, 11324daf35cSJuan Quintela .fields = (VMStateField []) { 11424daf35cSJuan Quintela VMSTATE_IDE_BUS(bus, MMIOState), 11524daf35cSJuan Quintela VMSTATE_IDE_DRIVES(bus.ifs, MMIOState), 11624daf35cSJuan Quintela VMSTATE_END_OF_LIST() 1172bcbf7e4SGerd Hoffmann } 11824daf35cSJuan Quintela }; 1192bcbf7e4SGerd Hoffmann 120*6b2578d6SAndreas Färber static void mmio_ide_realizefn(DeviceState *dev, Error **errp) 1213d2bf4a1SGerd Hoffmann { 122*6b2578d6SAndreas Färber SysBusDevice *d = SYS_BUS_DEVICE(dev); 123*6b2578d6SAndreas Färber MMIOState *s = MMIO_IDE(dev); 1243d2bf4a1SGerd Hoffmann 125*6b2578d6SAndreas Färber ide_init2(&s->bus, s->irq); 1263d2bf4a1SGerd Hoffmann 1279d7f1b9aSAvi Kivity memory_region_init_io(&s->iomem1, &mmio_ide_ops, s, 128*6b2578d6SAndreas Färber "ide-mmio.1", 16 << s->shift); 1299d7f1b9aSAvi Kivity memory_region_init_io(&s->iomem2, &mmio_ide_cs_ops, s, 130*6b2578d6SAndreas Färber "ide-mmio.2", 2 << s->shift); 131*6b2578d6SAndreas Färber sysbus_init_mmio(d, &s->iomem1); 132*6b2578d6SAndreas Färber sysbus_init_mmio(d, &s->iomem2); 1333d2bf4a1SGerd Hoffmann } 1343d2bf4a1SGerd Hoffmann 135*6b2578d6SAndreas Färber static void mmio_ide_initfn(Object *obj) 136*6b2578d6SAndreas Färber { 137*6b2578d6SAndreas Färber SysBusDevice *d = SYS_BUS_DEVICE(obj); 138*6b2578d6SAndreas Färber MMIOState *s = MMIO_IDE(obj); 139*6b2578d6SAndreas Färber 140*6b2578d6SAndreas Färber ide_bus_new(&s->bus, DEVICE(obj), 0); 141*6b2578d6SAndreas Färber sysbus_init_irq(d, &s->irq); 142*6b2578d6SAndreas Färber } 143*6b2578d6SAndreas Färber 144*6b2578d6SAndreas Färber static Property mmio_ide_properties[] = { 145*6b2578d6SAndreas Färber DEFINE_PROP_UINT32("shift", MMIOState, shift, 0), 146*6b2578d6SAndreas Färber DEFINE_PROP_END_OF_LIST() 147*6b2578d6SAndreas Färber }; 148*6b2578d6SAndreas Färber 149*6b2578d6SAndreas Färber static void mmio_ide_class_init(ObjectClass *oc, void *data) 150*6b2578d6SAndreas Färber { 151*6b2578d6SAndreas Färber DeviceClass *dc = DEVICE_CLASS(oc); 152*6b2578d6SAndreas Färber 153*6b2578d6SAndreas Färber dc->realize = mmio_ide_realizefn; 154*6b2578d6SAndreas Färber dc->reset = mmio_ide_reset; 155*6b2578d6SAndreas Färber dc->props = mmio_ide_properties; 156*6b2578d6SAndreas Färber dc->vmsd = &vmstate_ide_mmio; 157*6b2578d6SAndreas Färber } 158*6b2578d6SAndreas Färber 159*6b2578d6SAndreas Färber static const TypeInfo mmio_ide_type_info = { 160*6b2578d6SAndreas Färber .name = TYPE_MMIO_IDE, 161*6b2578d6SAndreas Färber .parent = TYPE_SYS_BUS_DEVICE, 162*6b2578d6SAndreas Färber .instance_size = sizeof(MMIOState), 163*6b2578d6SAndreas Färber .instance_init = mmio_ide_initfn, 164*6b2578d6SAndreas Färber .class_init = mmio_ide_class_init, 165*6b2578d6SAndreas Färber }; 166*6b2578d6SAndreas Färber 167*6b2578d6SAndreas Färber static void mmio_ide_register_types(void) 168*6b2578d6SAndreas Färber { 169*6b2578d6SAndreas Färber type_register_static(&mmio_ide_type_info); 170*6b2578d6SAndreas Färber } 171*6b2578d6SAndreas Färber 172*6b2578d6SAndreas Färber void mmio_ide_init_drives(DeviceState *dev, DriveInfo *hd0, DriveInfo *hd1) 173*6b2578d6SAndreas Färber { 174*6b2578d6SAndreas Färber MMIOState *s = MMIO_IDE(dev); 175*6b2578d6SAndreas Färber 176*6b2578d6SAndreas Färber if (hd0 != NULL) { 177*6b2578d6SAndreas Färber ide_create_drive(&s->bus, 0, hd0); 178*6b2578d6SAndreas Färber } 179*6b2578d6SAndreas Färber if (hd1 != NULL) { 180*6b2578d6SAndreas Färber ide_create_drive(&s->bus, 1, hd1); 181*6b2578d6SAndreas Färber } 182*6b2578d6SAndreas Färber } 183*6b2578d6SAndreas Färber 184*6b2578d6SAndreas Färber type_init(mmio_ide_register_types) 185