xref: /qemu/hw/ide/mmio.c (revision 57234ee40d314f91cf5bd16a926f30a6985e06e2)
13d2bf4a1SGerd Hoffmann /*
23d2bf4a1SGerd Hoffmann  * QEMU IDE Emulation: mmio support (for embedded).
33d2bf4a1SGerd Hoffmann  *
43d2bf4a1SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
53d2bf4a1SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
63d2bf4a1SGerd Hoffmann  *
73d2bf4a1SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
83d2bf4a1SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
93d2bf4a1SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
103d2bf4a1SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
113d2bf4a1SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
123d2bf4a1SGerd Hoffmann  * furnished to do so, subject to the following conditions:
133d2bf4a1SGerd Hoffmann  *
143d2bf4a1SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
153d2bf4a1SGerd Hoffmann  * all copies or substantial portions of the Software.
163d2bf4a1SGerd Hoffmann  *
173d2bf4a1SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
183d2bf4a1SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
193d2bf4a1SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
203d2bf4a1SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
213d2bf4a1SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
223d2bf4a1SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
233d2bf4a1SGerd Hoffmann  * THE SOFTWARE.
243d2bf4a1SGerd Hoffmann  */
2559f2a787SGerd Hoffmann #include <hw/hw.h>
263d2bf4a1SGerd Hoffmann #include "block.h"
273d2bf4a1SGerd Hoffmann #include "block_int.h"
283d2bf4a1SGerd Hoffmann #include "sysemu.h"
293d2bf4a1SGerd Hoffmann #include "dma.h"
3059f2a787SGerd Hoffmann 
3159f2a787SGerd Hoffmann #include <hw/ide/internal.h>
323d2bf4a1SGerd Hoffmann 
333d2bf4a1SGerd Hoffmann /***********************************************************/
343d2bf4a1SGerd Hoffmann /* MMIO based ide port
353d2bf4a1SGerd Hoffmann  * This emulates IDE device connected directly to the CPU bus without
363d2bf4a1SGerd Hoffmann  * dedicated ide controller, which is often seen on embedded boards.
373d2bf4a1SGerd Hoffmann  */
383d2bf4a1SGerd Hoffmann 
393d2bf4a1SGerd Hoffmann typedef struct {
400ce51e92SJuan Quintela     IDEBus bus;
413d2bf4a1SGerd Hoffmann     int shift;
423d2bf4a1SGerd Hoffmann } MMIOState;
433d2bf4a1SGerd Hoffmann 
444a643563SBlue Swirl static void mmio_ide_reset(void *opaque)
454a643563SBlue Swirl {
464a643563SBlue Swirl     MMIOState *s = opaque;
474a643563SBlue Swirl 
484a643563SBlue Swirl     ide_bus_reset(&s->bus);
494a643563SBlue Swirl }
504a643563SBlue Swirl 
51c227f099SAnthony Liguori static uint32_t mmio_ide_read (void *opaque, target_phys_addr_t addr)
523d2bf4a1SGerd Hoffmann {
5318c0fb30SJuan Quintela     MMIOState *s = opaque;
543d2bf4a1SGerd Hoffmann     addr >>= s->shift;
553d2bf4a1SGerd Hoffmann     if (addr & 7)
560ce51e92SJuan Quintela         return ide_ioport_read(&s->bus, addr);
573d2bf4a1SGerd Hoffmann     else
580ce51e92SJuan Quintela         return ide_data_readw(&s->bus, 0);
593d2bf4a1SGerd Hoffmann }
603d2bf4a1SGerd Hoffmann 
61c227f099SAnthony Liguori static void mmio_ide_write (void *opaque, target_phys_addr_t addr,
623d2bf4a1SGerd Hoffmann 	uint32_t val)
633d2bf4a1SGerd Hoffmann {
6418c0fb30SJuan Quintela     MMIOState *s = opaque;
653d2bf4a1SGerd Hoffmann     addr >>= s->shift;
663d2bf4a1SGerd Hoffmann     if (addr & 7)
670ce51e92SJuan Quintela         ide_ioport_write(&s->bus, addr, val);
683d2bf4a1SGerd Hoffmann     else
690ce51e92SJuan Quintela         ide_data_writew(&s->bus, 0, val);
703d2bf4a1SGerd Hoffmann }
713d2bf4a1SGerd Hoffmann 
723d2bf4a1SGerd Hoffmann static CPUReadMemoryFunc * const mmio_ide_reads[] = {
733d2bf4a1SGerd Hoffmann     mmio_ide_read,
743d2bf4a1SGerd Hoffmann     mmio_ide_read,
753d2bf4a1SGerd Hoffmann     mmio_ide_read,
763d2bf4a1SGerd Hoffmann };
773d2bf4a1SGerd Hoffmann 
783d2bf4a1SGerd Hoffmann static CPUWriteMemoryFunc * const mmio_ide_writes[] = {
793d2bf4a1SGerd Hoffmann     mmio_ide_write,
803d2bf4a1SGerd Hoffmann     mmio_ide_write,
813d2bf4a1SGerd Hoffmann     mmio_ide_write,
823d2bf4a1SGerd Hoffmann };
833d2bf4a1SGerd Hoffmann 
84c227f099SAnthony Liguori static uint32_t mmio_ide_status_read (void *opaque, target_phys_addr_t addr)
853d2bf4a1SGerd Hoffmann {
8618c0fb30SJuan Quintela     MMIOState *s= opaque;
870ce51e92SJuan Quintela     return ide_status_read(&s->bus, 0);
883d2bf4a1SGerd Hoffmann }
893d2bf4a1SGerd Hoffmann 
90c227f099SAnthony Liguori static void mmio_ide_cmd_write (void *opaque, target_phys_addr_t addr,
913d2bf4a1SGerd Hoffmann 	uint32_t val)
923d2bf4a1SGerd Hoffmann {
9318c0fb30SJuan Quintela     MMIOState *s = opaque;
940ce51e92SJuan Quintela     ide_cmd_write(&s->bus, 0, val);
953d2bf4a1SGerd Hoffmann }
963d2bf4a1SGerd Hoffmann 
973d2bf4a1SGerd Hoffmann static CPUReadMemoryFunc * const mmio_ide_status[] = {
983d2bf4a1SGerd Hoffmann     mmio_ide_status_read,
993d2bf4a1SGerd Hoffmann     mmio_ide_status_read,
1003d2bf4a1SGerd Hoffmann     mmio_ide_status_read,
1013d2bf4a1SGerd Hoffmann };
1023d2bf4a1SGerd Hoffmann 
1033d2bf4a1SGerd Hoffmann static CPUWriteMemoryFunc * const mmio_ide_cmd[] = {
1043d2bf4a1SGerd Hoffmann     mmio_ide_cmd_write,
1053d2bf4a1SGerd Hoffmann     mmio_ide_cmd_write,
1063d2bf4a1SGerd Hoffmann     mmio_ide_cmd_write,
1073d2bf4a1SGerd Hoffmann };
1083d2bf4a1SGerd Hoffmann 
10924daf35cSJuan Quintela static const VMStateDescription vmstate_ide_mmio = {
11024daf35cSJuan Quintela     .name = "mmio-ide",
11124daf35cSJuan Quintela     .version_id = 3,
11224daf35cSJuan Quintela     .minimum_version_id = 0,
11324daf35cSJuan Quintela     .minimum_version_id_old = 0,
11424daf35cSJuan Quintela     .fields      = (VMStateField []) {
11524daf35cSJuan Quintela         VMSTATE_IDE_BUS(bus, MMIOState),
11624daf35cSJuan Quintela         VMSTATE_IDE_DRIVES(bus.ifs, MMIOState),
11724daf35cSJuan Quintela         VMSTATE_END_OF_LIST()
1182bcbf7e4SGerd Hoffmann     }
11924daf35cSJuan Quintela };
1202bcbf7e4SGerd Hoffmann 
121c227f099SAnthony Liguori void mmio_ide_init (target_phys_addr_t membase, target_phys_addr_t membase2,
1223d2bf4a1SGerd Hoffmann                     qemu_irq irq, int shift,
123f455e98cSGerd Hoffmann                     DriveInfo *hd0, DriveInfo *hd1)
1243d2bf4a1SGerd Hoffmann {
1253d2bf4a1SGerd Hoffmann     MMIOState *s = qemu_mallocz(sizeof(MMIOState));
1263d2bf4a1SGerd Hoffmann     int mem1, mem2;
1273d2bf4a1SGerd Hoffmann 
128*57234ee4SMarkus Armbruster     ide_init2_with_non_qdev_drives(&s->bus, hd0, hd1, irq);
1293d2bf4a1SGerd Hoffmann 
1303d2bf4a1SGerd Hoffmann     s->shift = shift;
1313d2bf4a1SGerd Hoffmann 
1323d2bf4a1SGerd Hoffmann     mem1 = cpu_register_io_memory(mmio_ide_reads, mmio_ide_writes, s);
1333d2bf4a1SGerd Hoffmann     mem2 = cpu_register_io_memory(mmio_ide_status, mmio_ide_cmd, s);
1343d2bf4a1SGerd Hoffmann     cpu_register_physical_memory(membase, 16 << shift, mem1);
1353d2bf4a1SGerd Hoffmann     cpu_register_physical_memory(membase2, 2 << shift, mem2);
13624daf35cSJuan Quintela     vmstate_register(0, &vmstate_ide_mmio, s);
1374a643563SBlue Swirl     qemu_register_reset(mmio_ide_reset, s);
1383d2bf4a1SGerd Hoffmann }
1393d2bf4a1SGerd Hoffmann 
140