1*7fb6577bSAlexander Graf /* 2*7fb6577bSAlexander Graf * QEMU ICH Emulation 3*7fb6577bSAlexander Graf * 4*7fb6577bSAlexander Graf * Copyright (c) 2010 Sebastian Herbszt <herbszt@gmx.de> 5*7fb6577bSAlexander Graf * Copyright (c) 2010 Alexander Graf <agraf@suse.de> 6*7fb6577bSAlexander Graf * 7*7fb6577bSAlexander Graf * This library is free software; you can redistribute it and/or 8*7fb6577bSAlexander Graf * modify it under the terms of the GNU Lesser General Public 9*7fb6577bSAlexander Graf * License as published by the Free Software Foundation; either 10*7fb6577bSAlexander Graf * version 2 of the License, or (at your option) any later version. 11*7fb6577bSAlexander Graf * 12*7fb6577bSAlexander Graf * This library is distributed in the hope that it will be useful, 13*7fb6577bSAlexander Graf * but WITHOUT ANY WARRANTY; without even the implied warranty of 14*7fb6577bSAlexander Graf * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15*7fb6577bSAlexander Graf * Lesser General Public License for more details. 16*7fb6577bSAlexander Graf * 17*7fb6577bSAlexander Graf * You should have received a copy of the GNU Lesser General Public 18*7fb6577bSAlexander Graf * License along with this library; if not, see <http://www.gnu.org/licenses/>. 19*7fb6577bSAlexander Graf * 20*7fb6577bSAlexander Graf * 21*7fb6577bSAlexander Graf * lspci dump of a ICH-9 real device 22*7fb6577bSAlexander Graf * 23*7fb6577bSAlexander Graf * 00:1f.2 SATA controller [0106]: Intel Corporation 82801IR/IO/IH (ICH9R/DO/DH) 6 port SATA AHCI Controller [8086:2922] (rev 02) (prog-if 01 [AHCI 1.0]) 24*7fb6577bSAlexander Graf * Subsystem: Intel Corporation 82801IR/IO/IH (ICH9R/DO/DH) 6 port SATA AHCI Controller [8086:2922] 25*7fb6577bSAlexander Graf * Control: I/O+ Mem+ BusMaster+ SpecCycle- MemWINV- VGASnoop- ParErr- Stepping- SERR- FastB2B- DisINTx+ 26*7fb6577bSAlexander Graf * Status: Cap+ 66MHz+ UDF- FastB2B+ ParErr- DEVSEL=medium >TAbort- <TAbort- <MAbort- >SERR- <PERR- INTx- 27*7fb6577bSAlexander Graf * Latency: 0 28*7fb6577bSAlexander Graf * Interrupt: pin B routed to IRQ 222 29*7fb6577bSAlexander Graf * Region 0: I/O ports at d000 [size=8] 30*7fb6577bSAlexander Graf * Region 1: I/O ports at cc00 [size=4] 31*7fb6577bSAlexander Graf * Region 2: I/O ports at c880 [size=8] 32*7fb6577bSAlexander Graf * Region 3: I/O ports at c800 [size=4] 33*7fb6577bSAlexander Graf * Region 4: I/O ports at c480 [size=32] 34*7fb6577bSAlexander Graf * Region 5: Memory at febf9000 (32-bit, non-prefetchable) [size=2K] 35*7fb6577bSAlexander Graf * Capabilities: [80] Message Signalled Interrupts: Mask- 64bit- Count=1/16 Enable+ 36*7fb6577bSAlexander Graf * Address: fee0f00c Data: 41d9 37*7fb6577bSAlexander Graf * Capabilities: [70] Power Management version 3 38*7fb6577bSAlexander Graf * Flags: PMEClk- DSI- D1- D2- AuxCurrent=0mA PME(D0-,D1-,D2-,D3hot+,D3cold-) 39*7fb6577bSAlexander Graf * Status: D0 PME-Enable- DSel=0 DScale=0 PME- 40*7fb6577bSAlexander Graf * Capabilities: [a8] SATA HBA <?> 41*7fb6577bSAlexander Graf * Capabilities: [b0] Vendor Specific Information <?> 42*7fb6577bSAlexander Graf * Kernel driver in use: ahci 43*7fb6577bSAlexander Graf * Kernel modules: ahci 44*7fb6577bSAlexander Graf * 00: 86 80 22 29 07 04 b0 02 02 01 06 01 00 00 00 00 45*7fb6577bSAlexander Graf * 10: 01 d0 00 00 01 cc 00 00 81 c8 00 00 01 c8 00 00 46*7fb6577bSAlexander Graf * 20: 81 c4 00 00 00 90 bf fe 00 00 00 00 86 80 22 29 47*7fb6577bSAlexander Graf * 30: 00 00 00 00 80 00 00 00 00 00 00 00 0f 02 00 00 48*7fb6577bSAlexander Graf * 40: 00 80 00 80 00 00 00 00 00 00 00 00 00 00 00 00 49*7fb6577bSAlexander Graf * 50: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 50*7fb6577bSAlexander Graf * 60: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 51*7fb6577bSAlexander Graf * 70: 01 a8 03 40 08 00 00 00 00 00 00 00 00 00 00 00 52*7fb6577bSAlexander Graf * 80: 05 70 09 00 0c f0 e0 fe d9 41 00 00 00 00 00 00 53*7fb6577bSAlexander Graf * 90: 40 00 0f 82 93 01 00 00 00 00 00 00 00 00 00 00 54*7fb6577bSAlexander Graf * a0: ac 00 00 00 0a 00 12 00 12 b0 10 00 48 00 00 00 55*7fb6577bSAlexander Graf * b0: 09 00 06 20 00 00 00 00 00 00 00 00 00 00 00 00 56*7fb6577bSAlexander Graf * c0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 57*7fb6577bSAlexander Graf * d0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 58*7fb6577bSAlexander Graf * e0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 59*7fb6577bSAlexander Graf * f0: 00 00 00 00 00 00 00 00 86 0f 02 00 00 00 00 00 60*7fb6577bSAlexander Graf * 61*7fb6577bSAlexander Graf */ 62*7fb6577bSAlexander Graf 6303c7a6a8SSebastian Herbszt #include <hw/hw.h> 6403c7a6a8SSebastian Herbszt #include <hw/msi.h> 6503c7a6a8SSebastian Herbszt #include <hw/pc.h> 6603c7a6a8SSebastian Herbszt #include <hw/pci.h> 6703c7a6a8SSebastian Herbszt #include <hw/isa.h> 6803c7a6a8SSebastian Herbszt #include "block.h" 6903c7a6a8SSebastian Herbszt #include "block_int.h" 7003c7a6a8SSebastian Herbszt #include "sysemu.h" 7103c7a6a8SSebastian Herbszt #include "dma.h" 7203c7a6a8SSebastian Herbszt 7303c7a6a8SSebastian Herbszt #include <hw/ide/pci.h> 7403c7a6a8SSebastian Herbszt #include <hw/ide/ahci.h> 7503c7a6a8SSebastian Herbszt 76*7fb6577bSAlexander Graf static int pci_ich9_ahci_init(PCIDevice *dev) 7703c7a6a8SSebastian Herbszt { 7803c7a6a8SSebastian Herbszt struct AHCIPCIState *d; 7903c7a6a8SSebastian Herbszt d = DO_UPCAST(struct AHCIPCIState, card, dev); 8003c7a6a8SSebastian Herbszt 8103c7a6a8SSebastian Herbszt pci_config_set_vendor_id(d->card.config, PCI_VENDOR_ID_INTEL); 8203c7a6a8SSebastian Herbszt pci_config_set_device_id(d->card.config, PCI_DEVICE_ID_INTEL_82801IR); 8303c7a6a8SSebastian Herbszt 8403c7a6a8SSebastian Herbszt pci_config_set_class(d->card.config, PCI_CLASS_STORAGE_SATA); 8503c7a6a8SSebastian Herbszt pci_config_set_revision(d->card.config, 0x02); 8603c7a6a8SSebastian Herbszt pci_config_set_prog_interface(d->card.config, AHCI_PROGMODE_MAJOR_REV_1); 8703c7a6a8SSebastian Herbszt 8803c7a6a8SSebastian Herbszt d->card.config[PCI_CACHE_LINE_SIZE] = 0x08; /* Cache line size */ 8903c7a6a8SSebastian Herbszt d->card.config[PCI_LATENCY_TIMER] = 0x00; /* Latency timer */ 9003c7a6a8SSebastian Herbszt pci_config_set_interrupt_pin(d->card.config, 1); 9103c7a6a8SSebastian Herbszt 9203c7a6a8SSebastian Herbszt /* XXX Software should program this register */ 9303c7a6a8SSebastian Herbszt d->card.config[0x90] = 1 << 6; /* Address Map Register - AHCI mode */ 9403c7a6a8SSebastian Herbszt 9503c7a6a8SSebastian Herbszt qemu_register_reset(ahci_reset, d); 9603c7a6a8SSebastian Herbszt 9703c7a6a8SSebastian Herbszt /* XXX BAR size should be 1k, but that breaks, so bump it to 4k for now */ 9803c7a6a8SSebastian Herbszt pci_register_bar(&d->card, 5, 0x1000, PCI_BASE_ADDRESS_SPACE_MEMORY, 9903c7a6a8SSebastian Herbszt ahci_pci_map); 10003c7a6a8SSebastian Herbszt 10103c7a6a8SSebastian Herbszt msi_init(dev, 0x50, 1, true, false); 10203c7a6a8SSebastian Herbszt 10303c7a6a8SSebastian Herbszt ahci_init(&d->ahci, &dev->qdev); 10403c7a6a8SSebastian Herbszt d->ahci.irq = d->card.irq[0]; 10503c7a6a8SSebastian Herbszt 10603c7a6a8SSebastian Herbszt return 0; 10703c7a6a8SSebastian Herbszt } 10803c7a6a8SSebastian Herbszt 109*7fb6577bSAlexander Graf static int pci_ich9_uninit(PCIDevice *dev) 110*7fb6577bSAlexander Graf { 111*7fb6577bSAlexander Graf struct AHCIPCIState *d; 112*7fb6577bSAlexander Graf d = DO_UPCAST(struct AHCIPCIState, card, dev); 113*7fb6577bSAlexander Graf 114*7fb6577bSAlexander Graf if (msi_enabled(dev)) { 115*7fb6577bSAlexander Graf msi_uninit(dev); 116*7fb6577bSAlexander Graf } 117*7fb6577bSAlexander Graf 118*7fb6577bSAlexander Graf qemu_unregister_reset(ahci_reset, d); 119*7fb6577bSAlexander Graf 120*7fb6577bSAlexander Graf return 0; 121*7fb6577bSAlexander Graf } 122*7fb6577bSAlexander Graf 123*7fb6577bSAlexander Graf static void pci_ich9_write_config(PCIDevice *pci, uint32_t addr, 124*7fb6577bSAlexander Graf uint32_t val, int len) 125*7fb6577bSAlexander Graf { 126*7fb6577bSAlexander Graf pci_default_write_config(pci, addr, val, len); 127*7fb6577bSAlexander Graf msi_write_config(pci, addr, val, len); 128*7fb6577bSAlexander Graf } 129*7fb6577bSAlexander Graf 13003c7a6a8SSebastian Herbszt static PCIDeviceInfo ich_ahci_info[] = { 13103c7a6a8SSebastian Herbszt { 13203c7a6a8SSebastian Herbszt .qdev.name = "ich9-ahci", 133*7fb6577bSAlexander Graf .qdev.alias = "ahci", 13403c7a6a8SSebastian Herbszt .qdev.size = sizeof(AHCIPCIState), 135*7fb6577bSAlexander Graf .init = pci_ich9_ahci_init, 136*7fb6577bSAlexander Graf .exit = pci_ich9_uninit, 137*7fb6577bSAlexander Graf .config_write = pci_ich9_write_config, 13803c7a6a8SSebastian Herbszt },{ 13903c7a6a8SSebastian Herbszt /* end of list */ 14003c7a6a8SSebastian Herbszt } 14103c7a6a8SSebastian Herbszt }; 14203c7a6a8SSebastian Herbszt 14303c7a6a8SSebastian Herbszt static void ich_ahci_register(void) 14403c7a6a8SSebastian Herbszt { 14503c7a6a8SSebastian Herbszt pci_qdev_register_many(ich_ahci_info); 14603c7a6a8SSebastian Herbszt } 14703c7a6a8SSebastian Herbszt device_init(ich_ahci_register); 148