xref: /qemu/hw/ide/cmd646.c (revision c6baf942e084e0bc40ee37c8d8672ac9c5ea270b)
14c3df0ecSJuan Quintela /*
24c3df0ecSJuan Quintela  * QEMU IDE Emulation: PCI cmd646 support.
34c3df0ecSJuan Quintela  *
44c3df0ecSJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
54c3df0ecSJuan Quintela  * Copyright (c) 2006 Openedhand Ltd.
64c3df0ecSJuan Quintela  *
74c3df0ecSJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
84c3df0ecSJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
94c3df0ecSJuan Quintela  * in the Software without restriction, including without limitation the rights
104c3df0ecSJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
114c3df0ecSJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
124c3df0ecSJuan Quintela  * furnished to do so, subject to the following conditions:
134c3df0ecSJuan Quintela  *
144c3df0ecSJuan Quintela  * The above copyright notice and this permission notice shall be included in
154c3df0ecSJuan Quintela  * all copies or substantial portions of the Software.
164c3df0ecSJuan Quintela  *
174c3df0ecSJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
184c3df0ecSJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
194c3df0ecSJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
204c3df0ecSJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
214c3df0ecSJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
224c3df0ecSJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
234c3df0ecSJuan Quintela  * THE SOFTWARE.
244c3df0ecSJuan Quintela  */
254c3df0ecSJuan Quintela #include <hw/hw.h>
260d09e41aSPaolo Bonzini #include <hw/i386/pc.h>
27a2cb15b0SMichael S. Tsirkin #include <hw/pci/pci.h>
280d09e41aSPaolo Bonzini #include <hw/isa/isa.h>
29737e150eSPaolo Bonzini #include "block/block.h"
309c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
319c17d615SPaolo Bonzini #include "sysemu/dma.h"
324c3df0ecSJuan Quintela 
334c3df0ecSJuan Quintela #include <hw/ide/pci.h>
344c3df0ecSJuan Quintela 
354c3df0ecSJuan Quintela /* CMD646 specific */
364c3df0ecSJuan Quintela #define MRDMODE		0x71
374c3df0ecSJuan Quintela #define   MRDMODE_INTR_CH0	0x04
384c3df0ecSJuan Quintela #define   MRDMODE_INTR_CH1	0x08
394c3df0ecSJuan Quintela #define   MRDMODE_BLK_CH0	0x10
404c3df0ecSJuan Quintela #define   MRDMODE_BLK_CH1	0x20
414c3df0ecSJuan Quintela #define UDIDETCR0	0x73
424c3df0ecSJuan Quintela #define UDIDETCR1	0x7B
434c3df0ecSJuan Quintela 
444c3df0ecSJuan Quintela static void cmd646_update_irq(PCIIDEState *d);
454c3df0ecSJuan Quintela 
46a8170e5eSAvi Kivity static uint64_t cmd646_cmd_read(void *opaque, hwaddr addr,
47a9deb8c6SAvi Kivity                                 unsigned size)
484c3df0ecSJuan Quintela {
49a9deb8c6SAvi Kivity     CMD646BAR *cmd646bar = opaque;
504c3df0ecSJuan Quintela 
51a9deb8c6SAvi Kivity     if (addr != 2 || size != 1) {
52a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
53a9deb8c6SAvi Kivity     }
54a9deb8c6SAvi Kivity     return ide_status_read(cmd646bar->bus, addr + 2);
55a9deb8c6SAvi Kivity }
56a9deb8c6SAvi Kivity 
57a8170e5eSAvi Kivity static void cmd646_cmd_write(void *opaque, hwaddr addr,
58a9deb8c6SAvi Kivity                              uint64_t data, unsigned size)
59a9deb8c6SAvi Kivity {
60a9deb8c6SAvi Kivity     CMD646BAR *cmd646bar = opaque;
61a9deb8c6SAvi Kivity 
62a9deb8c6SAvi Kivity     if (addr != 2 || size != 1) {
63a9deb8c6SAvi Kivity         return;
64a9deb8c6SAvi Kivity     }
65a9deb8c6SAvi Kivity     ide_cmd_write(cmd646bar->bus, addr + 2, data);
66a9deb8c6SAvi Kivity }
67a9deb8c6SAvi Kivity 
68a348f108SStefan Weil static const MemoryRegionOps cmd646_cmd_ops = {
69a9deb8c6SAvi Kivity     .read = cmd646_cmd_read,
70a9deb8c6SAvi Kivity     .write = cmd646_cmd_write,
71a9deb8c6SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
72a9deb8c6SAvi Kivity };
73a9deb8c6SAvi Kivity 
74a8170e5eSAvi Kivity static uint64_t cmd646_data_read(void *opaque, hwaddr addr,
75a9deb8c6SAvi Kivity                                  unsigned size)
76a9deb8c6SAvi Kivity {
77a9deb8c6SAvi Kivity     CMD646BAR *cmd646bar = opaque;
78a9deb8c6SAvi Kivity 
79a9deb8c6SAvi Kivity     if (size == 1) {
80a9deb8c6SAvi Kivity         return ide_ioport_read(cmd646bar->bus, addr);
81a9deb8c6SAvi Kivity     } else if (addr == 0) {
82a9deb8c6SAvi Kivity         if (size == 2) {
83a9deb8c6SAvi Kivity             return ide_data_readw(cmd646bar->bus, addr);
844c3df0ecSJuan Quintela         } else {
85a9deb8c6SAvi Kivity             return ide_data_readl(cmd646bar->bus, addr);
864c3df0ecSJuan Quintela         }
874c3df0ecSJuan Quintela     }
88a9deb8c6SAvi Kivity     return ((uint64_t)1 << (size * 8)) - 1;
894c3df0ecSJuan Quintela }
904c3df0ecSJuan Quintela 
91a8170e5eSAvi Kivity static void cmd646_data_write(void *opaque, hwaddr addr,
92a9deb8c6SAvi Kivity                              uint64_t data, unsigned size)
9361f58e59SJuan Quintela {
94a9deb8c6SAvi Kivity     CMD646BAR *cmd646bar = opaque;
95a9deb8c6SAvi Kivity 
96a9deb8c6SAvi Kivity     if (size == 1) {
970ed8b6f6SBlue Swirl         ide_ioport_write(cmd646bar->bus, addr, data);
98a9deb8c6SAvi Kivity     } else if (addr == 0) {
99a9deb8c6SAvi Kivity         if (size == 2) {
1000ed8b6f6SBlue Swirl             ide_data_writew(cmd646bar->bus, addr, data);
101a9deb8c6SAvi Kivity         } else {
1020ed8b6f6SBlue Swirl             ide_data_writel(cmd646bar->bus, addr, data);
103a9deb8c6SAvi Kivity         }
104a9deb8c6SAvi Kivity     }
105a9deb8c6SAvi Kivity }
106a9deb8c6SAvi Kivity 
107a348f108SStefan Weil static const MemoryRegionOps cmd646_data_ops = {
108a9deb8c6SAvi Kivity     .read = cmd646_data_read,
109a9deb8c6SAvi Kivity     .write = cmd646_data_write,
110a9deb8c6SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
111a9deb8c6SAvi Kivity };
112a9deb8c6SAvi Kivity 
113a9deb8c6SAvi Kivity static void setup_cmd646_bar(PCIIDEState *d, int bus_num)
114a9deb8c6SAvi Kivity {
115a9deb8c6SAvi Kivity     IDEBus *bus = &d->bus[bus_num];
116a9deb8c6SAvi Kivity     CMD646BAR *bar = &d->cmd646_bar[bus_num];
117a9deb8c6SAvi Kivity 
118a9deb8c6SAvi Kivity     bar->bus = bus;
119a9deb8c6SAvi Kivity     bar->pci_dev = d;
1201437c94bSPaolo Bonzini     memory_region_init_io(&bar->cmd, OBJECT(d), &cmd646_cmd_ops, bar,
1211437c94bSPaolo Bonzini                           "cmd646-cmd", 4);
1221437c94bSPaolo Bonzini     memory_region_init_io(&bar->data, OBJECT(d), &cmd646_data_ops, bar,
1231437c94bSPaolo Bonzini                           "cmd646-data", 8);
124a9deb8c6SAvi Kivity }
125a9deb8c6SAvi Kivity 
126a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr,
127a9deb8c6SAvi Kivity                            unsigned size)
128a9deb8c6SAvi Kivity {
129a9deb8c6SAvi Kivity     BMDMAState *bm = opaque;
130f6c11d56SAndreas Färber     PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev);
1314c3df0ecSJuan Quintela     uint32_t val;
1324c3df0ecSJuan Quintela 
133a9deb8c6SAvi Kivity     if (size != 1) {
134a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
135a9deb8c6SAvi Kivity     }
136a9deb8c6SAvi Kivity 
1374c3df0ecSJuan Quintela     switch(addr & 3) {
1384c3df0ecSJuan Quintela     case 0:
1394c3df0ecSJuan Quintela         val = bm->cmd;
1404c3df0ecSJuan Quintela         break;
1414c3df0ecSJuan Quintela     case 1:
142f6c11d56SAndreas Färber         val = pci_dev->config[MRDMODE];
1434c3df0ecSJuan Quintela         break;
1444c3df0ecSJuan Quintela     case 2:
1454c3df0ecSJuan Quintela         val = bm->status;
1464c3df0ecSJuan Quintela         break;
1474c3df0ecSJuan Quintela     case 3:
148f6c11d56SAndreas Färber         if (bm == &bm->pci_dev->bmdma[0]) {
149f6c11d56SAndreas Färber             val = pci_dev->config[UDIDETCR0];
1504c3df0ecSJuan Quintela         } else {
151f6c11d56SAndreas Färber             val = pci_dev->config[UDIDETCR1];
1524c3df0ecSJuan Quintela         }
1534c3df0ecSJuan Quintela         break;
1544c3df0ecSJuan Quintela     default:
1554c3df0ecSJuan Quintela         val = 0xff;
1564c3df0ecSJuan Quintela         break;
1574c3df0ecSJuan Quintela     }
1584c3df0ecSJuan Quintela #ifdef DEBUG_IDE
159721da65cSMark Cave-Ayland     printf("bmdma: readb " TARGET_FMT_plx " : 0x%02x\n", addr, val);
1604c3df0ecSJuan Quintela #endif
1614c3df0ecSJuan Quintela     return val;
1624c3df0ecSJuan Quintela }
1634c3df0ecSJuan Quintela 
164a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
165a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
1664c3df0ecSJuan Quintela {
167a9deb8c6SAvi Kivity     BMDMAState *bm = opaque;
168f6c11d56SAndreas Färber     PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev);
16970ae65f5SIgor V. Kovalenko 
170a9deb8c6SAvi Kivity     if (size != 1) {
171a9deb8c6SAvi Kivity         return;
17270ae65f5SIgor V. Kovalenko     }
17370ae65f5SIgor V. Kovalenko 
1744c3df0ecSJuan Quintela #ifdef DEBUG_IDE
175721da65cSMark Cave-Ayland     printf("bmdma: writeb " TARGET_FMT_plx " : 0x%" PRIx64 "\n", addr, val);
1764c3df0ecSJuan Quintela #endif
1774c3df0ecSJuan Quintela     switch(addr & 3) {
17850a48094SIgor V. Kovalenko     case 0:
179a9deb8c6SAvi Kivity         bmdma_cmd_writeb(bm, val);
18050a48094SIgor V. Kovalenko         break;
1814c3df0ecSJuan Quintela     case 1:
182f6c11d56SAndreas Färber         pci_dev->config[MRDMODE] =
183f6c11d56SAndreas Färber             (pci_dev->config[MRDMODE] & ~0x30) | (val & 0x30);
184f6c11d56SAndreas Färber         cmd646_update_irq(bm->pci_dev);
1854c3df0ecSJuan Quintela         break;
1864c3df0ecSJuan Quintela     case 2:
1874c3df0ecSJuan Quintela         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
1884c3df0ecSJuan Quintela         break;
1894c3df0ecSJuan Quintela     case 3:
190f6c11d56SAndreas Färber         if (bm == &bm->pci_dev->bmdma[0]) {
191f6c11d56SAndreas Färber             pci_dev->config[UDIDETCR0] = val;
192f6c11d56SAndreas Färber         } else {
193f6c11d56SAndreas Färber             pci_dev->config[UDIDETCR1] = val;
194f6c11d56SAndreas Färber         }
1954c3df0ecSJuan Quintela         break;
1964c3df0ecSJuan Quintela     }
1974c3df0ecSJuan Quintela }
1984c3df0ecSJuan Quintela 
199a348f108SStefan Weil static const MemoryRegionOps cmd646_bmdma_ops = {
200a9deb8c6SAvi Kivity     .read = bmdma_read,
201a9deb8c6SAvi Kivity     .write = bmdma_write,
202a9deb8c6SAvi Kivity };
203a9deb8c6SAvi Kivity 
204a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
20570ae65f5SIgor V. Kovalenko {
206a9deb8c6SAvi Kivity     BMDMAState *bm;
2074c3df0ecSJuan Quintela     int i;
2084c3df0ecSJuan Quintela 
2091437c94bSPaolo Bonzini     memory_region_init(&d->bmdma_bar, OBJECT(d), "cmd646-bmdma", 16);
2104c3df0ecSJuan Quintela     for(i = 0;i < 2; i++) {
211a9deb8c6SAvi Kivity         bm = &d->bmdma[i];
2121437c94bSPaolo Bonzini         memory_region_init_io(&bm->extra_io, OBJECT(d), &cmd646_bmdma_ops, bm,
213a9deb8c6SAvi Kivity                               "cmd646-bmdma-bus", 4);
214a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
2151437c94bSPaolo Bonzini         memory_region_init_io(&bm->addr_ioport, OBJECT(d),
2161437c94bSPaolo Bonzini                               &bmdma_addr_ioport_ops, bm,
217a9deb8c6SAvi Kivity                               "cmd646-bmdma-ioport", 4);
218a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
2194c3df0ecSJuan Quintela     }
2204c3df0ecSJuan Quintela }
2214c3df0ecSJuan Quintela 
2224c3df0ecSJuan Quintela /* XXX: call it also when the MRDMODE is changed from the PCI config
2234c3df0ecSJuan Quintela    registers */
2244c3df0ecSJuan Quintela static void cmd646_update_irq(PCIIDEState *d)
2254c3df0ecSJuan Quintela {
226f6c11d56SAndreas Färber     PCIDevice *pd = PCI_DEVICE(d);
2274c3df0ecSJuan Quintela     int pci_level;
228f6c11d56SAndreas Färber 
229f6c11d56SAndreas Färber     pci_level = ((pd->config[MRDMODE] & MRDMODE_INTR_CH0) &&
230f6c11d56SAndreas Färber                  !(pd->config[MRDMODE] & MRDMODE_BLK_CH0)) ||
231f6c11d56SAndreas Färber         ((pd->config[MRDMODE] & MRDMODE_INTR_CH1) &&
232f6c11d56SAndreas Färber          !(pd->config[MRDMODE] & MRDMODE_BLK_CH1));
233f6c11d56SAndreas Färber     qemu_set_irq(pd->irq[0], pci_level);
2344c3df0ecSJuan Quintela }
2354c3df0ecSJuan Quintela 
2364c3df0ecSJuan Quintela /* the PCI irq level is the logical OR of the two channels */
2374c3df0ecSJuan Quintela static void cmd646_set_irq(void *opaque, int channel, int level)
2384c3df0ecSJuan Quintela {
2394c3df0ecSJuan Quintela     PCIIDEState *d = opaque;
240f6c11d56SAndreas Färber     PCIDevice *pd = PCI_DEVICE(d);
2414c3df0ecSJuan Quintela     int irq_mask;
2424c3df0ecSJuan Quintela 
2434c3df0ecSJuan Quintela     irq_mask = MRDMODE_INTR_CH0 << channel;
244f6c11d56SAndreas Färber     if (level) {
245f6c11d56SAndreas Färber         pd->config[MRDMODE] |= irq_mask;
246f6c11d56SAndreas Färber     } else {
247f6c11d56SAndreas Färber         pd->config[MRDMODE] &= ~irq_mask;
248f6c11d56SAndreas Färber     }
2494c3df0ecSJuan Quintela     cmd646_update_irq(d);
2504c3df0ecSJuan Quintela }
2514c3df0ecSJuan Quintela 
2524c3df0ecSJuan Quintela static void cmd646_reset(void *opaque)
2534c3df0ecSJuan Quintela {
2544c3df0ecSJuan Quintela     PCIIDEState *d = opaque;
2554c3df0ecSJuan Quintela     unsigned int i;
2564c3df0ecSJuan Quintela 
2574a643563SBlue Swirl     for (i = 0; i < 2; i++) {
2584a643563SBlue Swirl         ide_bus_reset(&d->bus[i]);
2594a643563SBlue Swirl     }
2604c3df0ecSJuan Quintela }
2614c3df0ecSJuan Quintela 
2624c3df0ecSJuan Quintela /* CMD646 PCI IDE controller */
2634c3df0ecSJuan Quintela static int pci_cmd646_ide_initfn(PCIDevice *dev)
2644c3df0ecSJuan Quintela {
265f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
266f6c11d56SAndreas Färber     uint8_t *pci_conf = dev->config;
2674c3df0ecSJuan Quintela     qemu_irq *irq;
26861d9d6b0SStefan Hajnoczi     int i;
2694c3df0ecSJuan Quintela 
270409570a7SMichael S. Tsirkin     pci_conf[PCI_CLASS_PROG] = 0x8f;
2714c3df0ecSJuan Quintela 
2724c3df0ecSJuan Quintela     pci_conf[0x51] = 0x04; // enable IDE0
2734c3df0ecSJuan Quintela     if (d->secondary) {
2744c3df0ecSJuan Quintela         /* XXX: if not enabled, really disable the seconday IDE controller */
2754c3df0ecSJuan Quintela         pci_conf[0x51] |= 0x08; /* enable IDE1 */
2764c3df0ecSJuan Quintela     }
2774c3df0ecSJuan Quintela 
278a9deb8c6SAvi Kivity     setup_cmd646_bar(d, 0);
279a9deb8c6SAvi Kivity     setup_cmd646_bar(d, 1);
280e824b2ccSAvi Kivity     pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[0].data);
281e824b2ccSAvi Kivity     pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[0].cmd);
282e824b2ccSAvi Kivity     pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[1].data);
283e824b2ccSAvi Kivity     pci_register_bar(dev, 3, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[1].cmd);
284a9deb8c6SAvi Kivity     bmdma_setup_bar(d);
285e824b2ccSAvi Kivity     pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
2864c3df0ecSJuan Quintela 
287409570a7SMichael S. Tsirkin     /* TODO: RST# value should be 0 */
288409570a7SMichael S. Tsirkin     pci_conf[PCI_INTERRUPT_PIN] = 0x01; // interrupt on pin 1
2894c3df0ecSJuan Quintela 
2904c3df0ecSJuan Quintela     irq = qemu_allocate_irqs(cmd646_set_irq, d, 2);
29161d9d6b0SStefan Hajnoczi     for (i = 0; i < 2; i++) {
292*c6baf942SAndreas Färber         ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(dev), i, 2);
29361d9d6b0SStefan Hajnoczi         ide_init2(&d->bus[i], irq[i]);
29461d9d6b0SStefan Hajnoczi 
295a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
296f56b18c0SKevin Wolf         d->bmdma[i].bus = &d->bus[i];
29761d9d6b0SStefan Hajnoczi         qemu_add_vm_change_state_handler(d->bus[i].dma->ops->restart_cb,
298f56b18c0SKevin Wolf                                          &d->bmdma[i].dma);
29961d9d6b0SStefan Hajnoczi     }
3004c3df0ecSJuan Quintela 
301f6c11d56SAndreas Färber     vmstate_register(DEVICE(dev), 0, &vmstate_ide_pci, d);
3024c3df0ecSJuan Quintela     qemu_register_reset(cmd646_reset, d);
3034c3df0ecSJuan Quintela     return 0;
3044c3df0ecSJuan Quintela }
3054c3df0ecSJuan Quintela 
306f90c2bcdSAlex Williamson static void pci_cmd646_ide_exitfn(PCIDevice *dev)
307a9deb8c6SAvi Kivity {
308f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
309a9deb8c6SAvi Kivity     unsigned i;
310a9deb8c6SAvi Kivity 
311a9deb8c6SAvi Kivity     for (i = 0; i < 2; ++i) {
312a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
313a9deb8c6SAvi Kivity         memory_region_destroy(&d->bmdma[i].extra_io);
314a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
315a9deb8c6SAvi Kivity         memory_region_destroy(&d->bmdma[i].addr_ioport);
316a9deb8c6SAvi Kivity         memory_region_destroy(&d->cmd646_bar[i].cmd);
317a9deb8c6SAvi Kivity         memory_region_destroy(&d->cmd646_bar[i].data);
318a9deb8c6SAvi Kivity     }
319a9deb8c6SAvi Kivity     memory_region_destroy(&d->bmdma_bar);
320a9deb8c6SAvi Kivity }
321a9deb8c6SAvi Kivity 
3224c3df0ecSJuan Quintela void pci_cmd646_ide_init(PCIBus *bus, DriveInfo **hd_table,
3234c3df0ecSJuan Quintela                          int secondary_ide_enabled)
3244c3df0ecSJuan Quintela {
3254c3df0ecSJuan Quintela     PCIDevice *dev;
3264c3df0ecSJuan Quintela 
327556cd098SMarkus Armbruster     dev = pci_create(bus, -1, "cmd646-ide");
3284c3df0ecSJuan Quintela     qdev_prop_set_uint32(&dev->qdev, "secondary", secondary_ide_enabled);
3294c3df0ecSJuan Quintela     qdev_init_nofail(&dev->qdev);
3304c3df0ecSJuan Quintela 
3314c3df0ecSJuan Quintela     pci_ide_create_devs(dev, hd_table);
3324c3df0ecSJuan Quintela }
3334c3df0ecSJuan Quintela 
33440021f08SAnthony Liguori static Property cmd646_ide_properties[] = {
3354c3df0ecSJuan Quintela     DEFINE_PROP_UINT32("secondary", PCIIDEState, secondary, 0),
3364c3df0ecSJuan Quintela     DEFINE_PROP_END_OF_LIST(),
33740021f08SAnthony Liguori };
33840021f08SAnthony Liguori 
33940021f08SAnthony Liguori static void cmd646_ide_class_init(ObjectClass *klass, void *data)
34040021f08SAnthony Liguori {
34139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
34240021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
34340021f08SAnthony Liguori 
34440021f08SAnthony Liguori     k->init = pci_cmd646_ide_initfn;
34540021f08SAnthony Liguori     k->exit = pci_cmd646_ide_exitfn;
34640021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_CMD;
34740021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_CMD_646;
34840021f08SAnthony Liguori     k->revision = 0x07;
34940021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
35039bffca2SAnthony Liguori     dc->props = cmd646_ide_properties;
35140021f08SAnthony Liguori }
35240021f08SAnthony Liguori 
3538c43a6f0SAndreas Färber static const TypeInfo cmd646_ide_info = {
35440021f08SAnthony Liguori     .name          = "cmd646-ide",
355f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
35640021f08SAnthony Liguori     .class_init    = cmd646_ide_class_init,
3574c3df0ecSJuan Quintela };
3584c3df0ecSJuan Quintela 
35983f7d43aSAndreas Färber static void cmd646_ide_register_types(void)
3604c3df0ecSJuan Quintela {
36139bffca2SAnthony Liguori     type_register_static(&cmd646_ide_info);
3624c3df0ecSJuan Quintela }
36383f7d43aSAndreas Färber 
36483f7d43aSAndreas Färber type_init(cmd646_ide_register_types)
365