14c3df0ecSJuan Quintela /* 24c3df0ecSJuan Quintela * QEMU IDE Emulation: PCI cmd646 support. 34c3df0ecSJuan Quintela * 44c3df0ecSJuan Quintela * Copyright (c) 2003 Fabrice Bellard 54c3df0ecSJuan Quintela * Copyright (c) 2006 Openedhand Ltd. 64c3df0ecSJuan Quintela * 74c3df0ecSJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 84c3df0ecSJuan Quintela * of this software and associated documentation files (the "Software"), to deal 94c3df0ecSJuan Quintela * in the Software without restriction, including without limitation the rights 104c3df0ecSJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 114c3df0ecSJuan Quintela * copies of the Software, and to permit persons to whom the Software is 124c3df0ecSJuan Quintela * furnished to do so, subject to the following conditions: 134c3df0ecSJuan Quintela * 144c3df0ecSJuan Quintela * The above copyright notice and this permission notice shall be included in 154c3df0ecSJuan Quintela * all copies or substantial portions of the Software. 164c3df0ecSJuan Quintela * 174c3df0ecSJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 184c3df0ecSJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 194c3df0ecSJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 204c3df0ecSJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 214c3df0ecSJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 224c3df0ecSJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 234c3df0ecSJuan Quintela * THE SOFTWARE. 244c3df0ecSJuan Quintela */ 2553239262SPeter Maydell #include "qemu/osdep.h" 26*a9c94277SMarkus Armbruster #include "hw/hw.h" 27*a9c94277SMarkus Armbruster #include "hw/i386/pc.h" 28*a9c94277SMarkus Armbruster #include "hw/pci/pci.h" 29*a9c94277SMarkus Armbruster #include "hw/isa/isa.h" 304be74634SMarkus Armbruster #include "sysemu/block-backend.h" 319c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 329c17d615SPaolo Bonzini #include "sysemu/dma.h" 334c3df0ecSJuan Quintela 34*a9c94277SMarkus Armbruster #include "hw/ide/pci.h" 354c3df0ecSJuan Quintela 364c3df0ecSJuan Quintela /* CMD646 specific */ 375bbc0a70SMark Cave-Ayland #define CFR 0x50 385bbc0a70SMark Cave-Ayland #define CFR_INTR_CH0 0x04 3958f16a7bSMark Cave-Ayland #define CNTRL 0x51 4058f16a7bSMark Cave-Ayland #define CNTRL_EN_CH0 0x04 4158f16a7bSMark Cave-Ayland #define CNTRL_EN_CH1 0x08 425bbc0a70SMark Cave-Ayland #define ARTTIM23 0x57 435bbc0a70SMark Cave-Ayland #define ARTTIM23_INTR_CH1 0x10 444c3df0ecSJuan Quintela #define MRDMODE 0x71 454c3df0ecSJuan Quintela #define MRDMODE_INTR_CH0 0x04 464c3df0ecSJuan Quintela #define MRDMODE_INTR_CH1 0x08 474c3df0ecSJuan Quintela #define MRDMODE_BLK_CH0 0x10 484c3df0ecSJuan Quintela #define MRDMODE_BLK_CH1 0x20 494c3df0ecSJuan Quintela #define UDIDETCR0 0x73 504c3df0ecSJuan Quintela #define UDIDETCR1 0x7B 514c3df0ecSJuan Quintela 52dab91a1eSMark Cave-Ayland static void cmd646_update_irq(PCIDevice *pd); 534c3df0ecSJuan Quintela 54a8170e5eSAvi Kivity static uint64_t cmd646_cmd_read(void *opaque, hwaddr addr, 55a9deb8c6SAvi Kivity unsigned size) 564c3df0ecSJuan Quintela { 57a9deb8c6SAvi Kivity CMD646BAR *cmd646bar = opaque; 584c3df0ecSJuan Quintela 59a9deb8c6SAvi Kivity if (addr != 2 || size != 1) { 60a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 61a9deb8c6SAvi Kivity } 62a9deb8c6SAvi Kivity return ide_status_read(cmd646bar->bus, addr + 2); 63a9deb8c6SAvi Kivity } 64a9deb8c6SAvi Kivity 65a8170e5eSAvi Kivity static void cmd646_cmd_write(void *opaque, hwaddr addr, 66a9deb8c6SAvi Kivity uint64_t data, unsigned size) 67a9deb8c6SAvi Kivity { 68a9deb8c6SAvi Kivity CMD646BAR *cmd646bar = opaque; 69a9deb8c6SAvi Kivity 70a9deb8c6SAvi Kivity if (addr != 2 || size != 1) { 71a9deb8c6SAvi Kivity return; 72a9deb8c6SAvi Kivity } 73a9deb8c6SAvi Kivity ide_cmd_write(cmd646bar->bus, addr + 2, data); 74a9deb8c6SAvi Kivity } 75a9deb8c6SAvi Kivity 76a348f108SStefan Weil static const MemoryRegionOps cmd646_cmd_ops = { 77a9deb8c6SAvi Kivity .read = cmd646_cmd_read, 78a9deb8c6SAvi Kivity .write = cmd646_cmd_write, 79a9deb8c6SAvi Kivity .endianness = DEVICE_LITTLE_ENDIAN, 80a9deb8c6SAvi Kivity }; 81a9deb8c6SAvi Kivity 82a8170e5eSAvi Kivity static uint64_t cmd646_data_read(void *opaque, hwaddr addr, 83a9deb8c6SAvi Kivity unsigned size) 84a9deb8c6SAvi Kivity { 85a9deb8c6SAvi Kivity CMD646BAR *cmd646bar = opaque; 86a9deb8c6SAvi Kivity 87a9deb8c6SAvi Kivity if (size == 1) { 88a9deb8c6SAvi Kivity return ide_ioport_read(cmd646bar->bus, addr); 89a9deb8c6SAvi Kivity } else if (addr == 0) { 90a9deb8c6SAvi Kivity if (size == 2) { 91a9deb8c6SAvi Kivity return ide_data_readw(cmd646bar->bus, addr); 924c3df0ecSJuan Quintela } else { 93a9deb8c6SAvi Kivity return ide_data_readl(cmd646bar->bus, addr); 944c3df0ecSJuan Quintela } 954c3df0ecSJuan Quintela } 96a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 974c3df0ecSJuan Quintela } 984c3df0ecSJuan Quintela 99a8170e5eSAvi Kivity static void cmd646_data_write(void *opaque, hwaddr addr, 100a9deb8c6SAvi Kivity uint64_t data, unsigned size) 10161f58e59SJuan Quintela { 102a9deb8c6SAvi Kivity CMD646BAR *cmd646bar = opaque; 103a9deb8c6SAvi Kivity 104a9deb8c6SAvi Kivity if (size == 1) { 1050ed8b6f6SBlue Swirl ide_ioport_write(cmd646bar->bus, addr, data); 106a9deb8c6SAvi Kivity } else if (addr == 0) { 107a9deb8c6SAvi Kivity if (size == 2) { 1080ed8b6f6SBlue Swirl ide_data_writew(cmd646bar->bus, addr, data); 109a9deb8c6SAvi Kivity } else { 1100ed8b6f6SBlue Swirl ide_data_writel(cmd646bar->bus, addr, data); 111a9deb8c6SAvi Kivity } 112a9deb8c6SAvi Kivity } 113a9deb8c6SAvi Kivity } 114a9deb8c6SAvi Kivity 115a348f108SStefan Weil static const MemoryRegionOps cmd646_data_ops = { 116a9deb8c6SAvi Kivity .read = cmd646_data_read, 117a9deb8c6SAvi Kivity .write = cmd646_data_write, 118a9deb8c6SAvi Kivity .endianness = DEVICE_LITTLE_ENDIAN, 119a9deb8c6SAvi Kivity }; 120a9deb8c6SAvi Kivity 121a9deb8c6SAvi Kivity static void setup_cmd646_bar(PCIIDEState *d, int bus_num) 122a9deb8c6SAvi Kivity { 123a9deb8c6SAvi Kivity IDEBus *bus = &d->bus[bus_num]; 124a9deb8c6SAvi Kivity CMD646BAR *bar = &d->cmd646_bar[bus_num]; 125a9deb8c6SAvi Kivity 126a9deb8c6SAvi Kivity bar->bus = bus; 127a9deb8c6SAvi Kivity bar->pci_dev = d; 1281437c94bSPaolo Bonzini memory_region_init_io(&bar->cmd, OBJECT(d), &cmd646_cmd_ops, bar, 1291437c94bSPaolo Bonzini "cmd646-cmd", 4); 1301437c94bSPaolo Bonzini memory_region_init_io(&bar->data, OBJECT(d), &cmd646_data_ops, bar, 1311437c94bSPaolo Bonzini "cmd646-data", 8); 132a9deb8c6SAvi Kivity } 133a9deb8c6SAvi Kivity 1345bbc0a70SMark Cave-Ayland static void cmd646_update_dma_interrupts(PCIDevice *pd) 1355bbc0a70SMark Cave-Ayland { 1365bbc0a70SMark Cave-Ayland /* Sync DMA interrupt status from UDMA interrupt status */ 1375bbc0a70SMark Cave-Ayland if (pd->config[MRDMODE] & MRDMODE_INTR_CH0) { 1385bbc0a70SMark Cave-Ayland pd->config[CFR] |= CFR_INTR_CH0; 1395bbc0a70SMark Cave-Ayland } else { 1405bbc0a70SMark Cave-Ayland pd->config[CFR] &= ~CFR_INTR_CH0; 1415bbc0a70SMark Cave-Ayland } 1425bbc0a70SMark Cave-Ayland 1435bbc0a70SMark Cave-Ayland if (pd->config[MRDMODE] & MRDMODE_INTR_CH1) { 1445bbc0a70SMark Cave-Ayland pd->config[ARTTIM23] |= ARTTIM23_INTR_CH1; 1455bbc0a70SMark Cave-Ayland } else { 1465bbc0a70SMark Cave-Ayland pd->config[ARTTIM23] &= ~ARTTIM23_INTR_CH1; 1475bbc0a70SMark Cave-Ayland } 1485bbc0a70SMark Cave-Ayland } 1495bbc0a70SMark Cave-Ayland 150271dddd1SMark Cave-Ayland static void cmd646_update_udma_interrupts(PCIDevice *pd) 151271dddd1SMark Cave-Ayland { 152271dddd1SMark Cave-Ayland /* Sync UDMA interrupt status from DMA interrupt status */ 153271dddd1SMark Cave-Ayland if (pd->config[CFR] & CFR_INTR_CH0) { 154271dddd1SMark Cave-Ayland pd->config[MRDMODE] |= MRDMODE_INTR_CH0; 155271dddd1SMark Cave-Ayland } else { 156271dddd1SMark Cave-Ayland pd->config[MRDMODE] &= ~MRDMODE_INTR_CH0; 157271dddd1SMark Cave-Ayland } 158271dddd1SMark Cave-Ayland 159271dddd1SMark Cave-Ayland if (pd->config[ARTTIM23] & ARTTIM23_INTR_CH1) { 160271dddd1SMark Cave-Ayland pd->config[MRDMODE] |= MRDMODE_INTR_CH1; 161271dddd1SMark Cave-Ayland } else { 162271dddd1SMark Cave-Ayland pd->config[MRDMODE] &= ~MRDMODE_INTR_CH1; 163271dddd1SMark Cave-Ayland } 164271dddd1SMark Cave-Ayland } 165271dddd1SMark Cave-Ayland 166a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, 167a9deb8c6SAvi Kivity unsigned size) 168a9deb8c6SAvi Kivity { 169a9deb8c6SAvi Kivity BMDMAState *bm = opaque; 170f6c11d56SAndreas Färber PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev); 1714c3df0ecSJuan Quintela uint32_t val; 1724c3df0ecSJuan Quintela 173a9deb8c6SAvi Kivity if (size != 1) { 174a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 175a9deb8c6SAvi Kivity } 176a9deb8c6SAvi Kivity 1774c3df0ecSJuan Quintela switch(addr & 3) { 1784c3df0ecSJuan Quintela case 0: 1794c3df0ecSJuan Quintela val = bm->cmd; 1804c3df0ecSJuan Quintela break; 1814c3df0ecSJuan Quintela case 1: 182f6c11d56SAndreas Färber val = pci_dev->config[MRDMODE]; 1834c3df0ecSJuan Quintela break; 1844c3df0ecSJuan Quintela case 2: 1854c3df0ecSJuan Quintela val = bm->status; 1864c3df0ecSJuan Quintela break; 1874c3df0ecSJuan Quintela case 3: 188f6c11d56SAndreas Färber if (bm == &bm->pci_dev->bmdma[0]) { 189f6c11d56SAndreas Färber val = pci_dev->config[UDIDETCR0]; 1904c3df0ecSJuan Quintela } else { 191f6c11d56SAndreas Färber val = pci_dev->config[UDIDETCR1]; 1924c3df0ecSJuan Quintela } 1934c3df0ecSJuan Quintela break; 1944c3df0ecSJuan Quintela default: 1954c3df0ecSJuan Quintela val = 0xff; 1964c3df0ecSJuan Quintela break; 1974c3df0ecSJuan Quintela } 1984c3df0ecSJuan Quintela #ifdef DEBUG_IDE 199721da65cSMark Cave-Ayland printf("bmdma: readb " TARGET_FMT_plx " : 0x%02x\n", addr, val); 2004c3df0ecSJuan Quintela #endif 2014c3df0ecSJuan Quintela return val; 2024c3df0ecSJuan Quintela } 2034c3df0ecSJuan Quintela 204a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr, 205a9deb8c6SAvi Kivity uint64_t val, unsigned size) 2064c3df0ecSJuan Quintela { 207a9deb8c6SAvi Kivity BMDMAState *bm = opaque; 208f6c11d56SAndreas Färber PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev); 20970ae65f5SIgor V. Kovalenko 210a9deb8c6SAvi Kivity if (size != 1) { 211a9deb8c6SAvi Kivity return; 21270ae65f5SIgor V. Kovalenko } 21370ae65f5SIgor V. Kovalenko 2144c3df0ecSJuan Quintela #ifdef DEBUG_IDE 215721da65cSMark Cave-Ayland printf("bmdma: writeb " TARGET_FMT_plx " : 0x%" PRIx64 "\n", addr, val); 2164c3df0ecSJuan Quintela #endif 2174c3df0ecSJuan Quintela switch(addr & 3) { 21850a48094SIgor V. Kovalenko case 0: 219a9deb8c6SAvi Kivity bmdma_cmd_writeb(bm, val); 22050a48094SIgor V. Kovalenko break; 2214c3df0ecSJuan Quintela case 1: 222f6c11d56SAndreas Färber pci_dev->config[MRDMODE] = 223f6c11d56SAndreas Färber (pci_dev->config[MRDMODE] & ~0x30) | (val & 0x30); 2245bbc0a70SMark Cave-Ayland cmd646_update_dma_interrupts(pci_dev); 225dab91a1eSMark Cave-Ayland cmd646_update_irq(pci_dev); 2264c3df0ecSJuan Quintela break; 2274c3df0ecSJuan Quintela case 2: 2284c3df0ecSJuan Quintela bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 2294c3df0ecSJuan Quintela break; 2304c3df0ecSJuan Quintela case 3: 231f6c11d56SAndreas Färber if (bm == &bm->pci_dev->bmdma[0]) { 232f6c11d56SAndreas Färber pci_dev->config[UDIDETCR0] = val; 233f6c11d56SAndreas Färber } else { 234f6c11d56SAndreas Färber pci_dev->config[UDIDETCR1] = val; 235f6c11d56SAndreas Färber } 2364c3df0ecSJuan Quintela break; 2374c3df0ecSJuan Quintela } 2384c3df0ecSJuan Quintela } 2394c3df0ecSJuan Quintela 240a348f108SStefan Weil static const MemoryRegionOps cmd646_bmdma_ops = { 241a9deb8c6SAvi Kivity .read = bmdma_read, 242a9deb8c6SAvi Kivity .write = bmdma_write, 243a9deb8c6SAvi Kivity }; 244a9deb8c6SAvi Kivity 245a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d) 24670ae65f5SIgor V. Kovalenko { 247a9deb8c6SAvi Kivity BMDMAState *bm; 2484c3df0ecSJuan Quintela int i; 2494c3df0ecSJuan Quintela 2501437c94bSPaolo Bonzini memory_region_init(&d->bmdma_bar, OBJECT(d), "cmd646-bmdma", 16); 2514c3df0ecSJuan Quintela for(i = 0;i < 2; i++) { 252a9deb8c6SAvi Kivity bm = &d->bmdma[i]; 2531437c94bSPaolo Bonzini memory_region_init_io(&bm->extra_io, OBJECT(d), &cmd646_bmdma_ops, bm, 254a9deb8c6SAvi Kivity "cmd646-bmdma-bus", 4); 255a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io); 2561437c94bSPaolo Bonzini memory_region_init_io(&bm->addr_ioport, OBJECT(d), 2571437c94bSPaolo Bonzini &bmdma_addr_ioport_ops, bm, 258a9deb8c6SAvi Kivity "cmd646-bmdma-ioport", 4); 259a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport); 2604c3df0ecSJuan Quintela } 2614c3df0ecSJuan Quintela } 2624c3df0ecSJuan Quintela 263dab91a1eSMark Cave-Ayland static void cmd646_update_irq(PCIDevice *pd) 2644c3df0ecSJuan Quintela { 2654c3df0ecSJuan Quintela int pci_level; 266f6c11d56SAndreas Färber 267f6c11d56SAndreas Färber pci_level = ((pd->config[MRDMODE] & MRDMODE_INTR_CH0) && 268f6c11d56SAndreas Färber !(pd->config[MRDMODE] & MRDMODE_BLK_CH0)) || 269f6c11d56SAndreas Färber ((pd->config[MRDMODE] & MRDMODE_INTR_CH1) && 270f6c11d56SAndreas Färber !(pd->config[MRDMODE] & MRDMODE_BLK_CH1)); 2719e64f8a3SMarcel Apfelbaum pci_set_irq(pd, pci_level); 2724c3df0ecSJuan Quintela } 2734c3df0ecSJuan Quintela 2744c3df0ecSJuan Quintela /* the PCI irq level is the logical OR of the two channels */ 2754c3df0ecSJuan Quintela static void cmd646_set_irq(void *opaque, int channel, int level) 2764c3df0ecSJuan Quintela { 2774c3df0ecSJuan Quintela PCIIDEState *d = opaque; 278f6c11d56SAndreas Färber PCIDevice *pd = PCI_DEVICE(d); 2794c3df0ecSJuan Quintela int irq_mask; 2804c3df0ecSJuan Quintela 2814c3df0ecSJuan Quintela irq_mask = MRDMODE_INTR_CH0 << channel; 282f6c11d56SAndreas Färber if (level) { 283f6c11d56SAndreas Färber pd->config[MRDMODE] |= irq_mask; 284f6c11d56SAndreas Färber } else { 285f6c11d56SAndreas Färber pd->config[MRDMODE] &= ~irq_mask; 286f6c11d56SAndreas Färber } 2875bbc0a70SMark Cave-Ayland cmd646_update_dma_interrupts(pd); 288dab91a1eSMark Cave-Ayland cmd646_update_irq(pd); 2894c3df0ecSJuan Quintela } 2904c3df0ecSJuan Quintela 2914c3df0ecSJuan Quintela static void cmd646_reset(void *opaque) 2924c3df0ecSJuan Quintela { 2934c3df0ecSJuan Quintela PCIIDEState *d = opaque; 2944c3df0ecSJuan Quintela unsigned int i; 2954c3df0ecSJuan Quintela 2964a643563SBlue Swirl for (i = 0; i < 2; i++) { 2974a643563SBlue Swirl ide_bus_reset(&d->bus[i]); 2984a643563SBlue Swirl } 2994c3df0ecSJuan Quintela } 3004c3df0ecSJuan Quintela 3011d113ef8SMark Cave-Ayland static uint32_t cmd646_pci_config_read(PCIDevice *d, 3021d113ef8SMark Cave-Ayland uint32_t address, int len) 3031d113ef8SMark Cave-Ayland { 3041d113ef8SMark Cave-Ayland return pci_default_read_config(d, address, len); 3051d113ef8SMark Cave-Ayland } 3061d113ef8SMark Cave-Ayland 3071d113ef8SMark Cave-Ayland static void cmd646_pci_config_write(PCIDevice *d, uint32_t addr, uint32_t val, 3081d113ef8SMark Cave-Ayland int l) 3091d113ef8SMark Cave-Ayland { 3101d113ef8SMark Cave-Ayland uint32_t i; 3111d113ef8SMark Cave-Ayland 3121d113ef8SMark Cave-Ayland pci_default_write_config(d, addr, val, l); 3131d113ef8SMark Cave-Ayland 3141d113ef8SMark Cave-Ayland for (i = addr; i < addr + l; i++) { 3151d113ef8SMark Cave-Ayland switch (i) { 316271dddd1SMark Cave-Ayland case CFR: 317271dddd1SMark Cave-Ayland case ARTTIM23: 318271dddd1SMark Cave-Ayland cmd646_update_udma_interrupts(d); 319271dddd1SMark Cave-Ayland break; 3201d113ef8SMark Cave-Ayland case MRDMODE: 3211d113ef8SMark Cave-Ayland cmd646_update_dma_interrupts(d); 3221d113ef8SMark Cave-Ayland break; 3231d113ef8SMark Cave-Ayland } 3241d113ef8SMark Cave-Ayland } 3251d113ef8SMark Cave-Ayland 3261d113ef8SMark Cave-Ayland cmd646_update_irq(d); 3271d113ef8SMark Cave-Ayland } 3281d113ef8SMark Cave-Ayland 3294c3df0ecSJuan Quintela /* CMD646 PCI IDE controller */ 3309af21dbeSMarkus Armbruster static void pci_cmd646_ide_realize(PCIDevice *dev, Error **errp) 3314c3df0ecSJuan Quintela { 332f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 333f6c11d56SAndreas Färber uint8_t *pci_conf = dev->config; 3344c3df0ecSJuan Quintela qemu_irq *irq; 33561d9d6b0SStefan Hajnoczi int i; 3364c3df0ecSJuan Quintela 337409570a7SMichael S. Tsirkin pci_conf[PCI_CLASS_PROG] = 0x8f; 3384c3df0ecSJuan Quintela 33958f16a7bSMark Cave-Ayland pci_conf[CNTRL] = CNTRL_EN_CH0; // enable IDE0 3404c3df0ecSJuan Quintela if (d->secondary) { 3414c3df0ecSJuan Quintela /* XXX: if not enabled, really disable the seconday IDE controller */ 34258f16a7bSMark Cave-Ayland pci_conf[CNTRL] |= CNTRL_EN_CH1; /* enable IDE1 */ 3434c3df0ecSJuan Quintela } 3444c3df0ecSJuan Quintela 3451d113ef8SMark Cave-Ayland /* Set write-to-clear interrupt bits */ 346271dddd1SMark Cave-Ayland dev->wmask[CFR] = 0x0; 347271dddd1SMark Cave-Ayland dev->w1cmask[CFR] = CFR_INTR_CH0; 348271dddd1SMark Cave-Ayland dev->wmask[ARTTIM23] = 0x0; 349271dddd1SMark Cave-Ayland dev->w1cmask[ARTTIM23] = ARTTIM23_INTR_CH1; 3501d113ef8SMark Cave-Ayland dev->wmask[MRDMODE] = 0x0; 3511d113ef8SMark Cave-Ayland dev->w1cmask[MRDMODE] = MRDMODE_INTR_CH0 | MRDMODE_INTR_CH1; 3521d113ef8SMark Cave-Ayland 353a9deb8c6SAvi Kivity setup_cmd646_bar(d, 0); 354a9deb8c6SAvi Kivity setup_cmd646_bar(d, 1); 355e824b2ccSAvi Kivity pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[0].data); 356e824b2ccSAvi Kivity pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[0].cmd); 357e824b2ccSAvi Kivity pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[1].data); 358e824b2ccSAvi Kivity pci_register_bar(dev, 3, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[1].cmd); 359a9deb8c6SAvi Kivity bmdma_setup_bar(d); 360e824b2ccSAvi Kivity pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar); 3614c3df0ecSJuan Quintela 362409570a7SMichael S. Tsirkin /* TODO: RST# value should be 0 */ 363409570a7SMichael S. Tsirkin pci_conf[PCI_INTERRUPT_PIN] = 0x01; // interrupt on pin 1 3644c3df0ecSJuan Quintela 3654c3df0ecSJuan Quintela irq = qemu_allocate_irqs(cmd646_set_irq, d, 2); 36661d9d6b0SStefan Hajnoczi for (i = 0; i < 2; i++) { 367c6baf942SAndreas Färber ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(dev), i, 2); 36861d9d6b0SStefan Hajnoczi ide_init2(&d->bus[i], irq[i]); 36961d9d6b0SStefan Hajnoczi 370a9deb8c6SAvi Kivity bmdma_init(&d->bus[i], &d->bmdma[i], d); 371f56b18c0SKevin Wolf d->bmdma[i].bus = &d->bus[i]; 372f878c916SPaolo Bonzini ide_register_restart_cb(&d->bus[i]); 37361d9d6b0SStefan Hajnoczi } 3744c3df0ecSJuan Quintela 375f6c11d56SAndreas Färber vmstate_register(DEVICE(dev), 0, &vmstate_ide_pci, d); 3764c3df0ecSJuan Quintela qemu_register_reset(cmd646_reset, d); 3774c3df0ecSJuan Quintela } 3784c3df0ecSJuan Quintela 379f90c2bcdSAlex Williamson static void pci_cmd646_ide_exitfn(PCIDevice *dev) 380a9deb8c6SAvi Kivity { 381f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 382a9deb8c6SAvi Kivity unsigned i; 383a9deb8c6SAvi Kivity 384a9deb8c6SAvi Kivity for (i = 0; i < 2; ++i) { 385a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io); 386a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport); 387a9deb8c6SAvi Kivity } 388a9deb8c6SAvi Kivity } 389a9deb8c6SAvi Kivity 3904c3df0ecSJuan Quintela void pci_cmd646_ide_init(PCIBus *bus, DriveInfo **hd_table, 3914c3df0ecSJuan Quintela int secondary_ide_enabled) 3924c3df0ecSJuan Quintela { 3934c3df0ecSJuan Quintela PCIDevice *dev; 3944c3df0ecSJuan Quintela 395556cd098SMarkus Armbruster dev = pci_create(bus, -1, "cmd646-ide"); 3964c3df0ecSJuan Quintela qdev_prop_set_uint32(&dev->qdev, "secondary", secondary_ide_enabled); 3974c3df0ecSJuan Quintela qdev_init_nofail(&dev->qdev); 3984c3df0ecSJuan Quintela 3994c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 4004c3df0ecSJuan Quintela } 4014c3df0ecSJuan Quintela 40240021f08SAnthony Liguori static Property cmd646_ide_properties[] = { 4034c3df0ecSJuan Quintela DEFINE_PROP_UINT32("secondary", PCIIDEState, secondary, 0), 4044c3df0ecSJuan Quintela DEFINE_PROP_END_OF_LIST(), 40540021f08SAnthony Liguori }; 40640021f08SAnthony Liguori 40740021f08SAnthony Liguori static void cmd646_ide_class_init(ObjectClass *klass, void *data) 40840021f08SAnthony Liguori { 40939bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 41040021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 41140021f08SAnthony Liguori 4129af21dbeSMarkus Armbruster k->realize = pci_cmd646_ide_realize; 41340021f08SAnthony Liguori k->exit = pci_cmd646_ide_exitfn; 41440021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_CMD; 41540021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_CMD_646; 41640021f08SAnthony Liguori k->revision = 0x07; 41740021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 4181d113ef8SMark Cave-Ayland k->config_read = cmd646_pci_config_read; 4191d113ef8SMark Cave-Ayland k->config_write = cmd646_pci_config_write; 42039bffca2SAnthony Liguori dc->props = cmd646_ide_properties; 42174623e73SLaurent Vivier set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 42240021f08SAnthony Liguori } 42340021f08SAnthony Liguori 4248c43a6f0SAndreas Färber static const TypeInfo cmd646_ide_info = { 42540021f08SAnthony Liguori .name = "cmd646-ide", 426f6c11d56SAndreas Färber .parent = TYPE_PCI_IDE, 42740021f08SAnthony Liguori .class_init = cmd646_ide_class_init, 4284c3df0ecSJuan Quintela }; 4294c3df0ecSJuan Quintela 43083f7d43aSAndreas Färber static void cmd646_ide_register_types(void) 4314c3df0ecSJuan Quintela { 43239bffca2SAnthony Liguori type_register_static(&cmd646_ide_info); 4334c3df0ecSJuan Quintela } 43483f7d43aSAndreas Färber 43583f7d43aSAndreas Färber type_init(cmd646_ide_register_types) 436