xref: /qemu/hw/ide/cmd646.c (revision a2cb15b0ddfa05f81a42d7b65dd0c7c50e420c33)
14c3df0ecSJuan Quintela /*
24c3df0ecSJuan Quintela  * QEMU IDE Emulation: PCI cmd646 support.
34c3df0ecSJuan Quintela  *
44c3df0ecSJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
54c3df0ecSJuan Quintela  * Copyright (c) 2006 Openedhand Ltd.
64c3df0ecSJuan Quintela  *
74c3df0ecSJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
84c3df0ecSJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
94c3df0ecSJuan Quintela  * in the Software without restriction, including without limitation the rights
104c3df0ecSJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
114c3df0ecSJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
124c3df0ecSJuan Quintela  * furnished to do so, subject to the following conditions:
134c3df0ecSJuan Quintela  *
144c3df0ecSJuan Quintela  * The above copyright notice and this permission notice shall be included in
154c3df0ecSJuan Quintela  * all copies or substantial portions of the Software.
164c3df0ecSJuan Quintela  *
174c3df0ecSJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
184c3df0ecSJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
194c3df0ecSJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
204c3df0ecSJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
214c3df0ecSJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
224c3df0ecSJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
234c3df0ecSJuan Quintela  * THE SOFTWARE.
244c3df0ecSJuan Quintela  */
254c3df0ecSJuan Quintela #include <hw/hw.h>
264c3df0ecSJuan Quintela #include <hw/pc.h>
27*a2cb15b0SMichael S. Tsirkin #include <hw/pci/pci.h>
284c3df0ecSJuan Quintela #include <hw/isa.h>
294c3df0ecSJuan Quintela #include "block.h"
304c3df0ecSJuan Quintela #include "sysemu.h"
314c3df0ecSJuan Quintela #include "dma.h"
324c3df0ecSJuan Quintela 
334c3df0ecSJuan Quintela #include <hw/ide/pci.h>
344c3df0ecSJuan Quintela 
354c3df0ecSJuan Quintela /* CMD646 specific */
364c3df0ecSJuan Quintela #define MRDMODE		0x71
374c3df0ecSJuan Quintela #define   MRDMODE_INTR_CH0	0x04
384c3df0ecSJuan Quintela #define   MRDMODE_INTR_CH1	0x08
394c3df0ecSJuan Quintela #define   MRDMODE_BLK_CH0	0x10
404c3df0ecSJuan Quintela #define   MRDMODE_BLK_CH1	0x20
414c3df0ecSJuan Quintela #define UDIDETCR0	0x73
424c3df0ecSJuan Quintela #define UDIDETCR1	0x7B
434c3df0ecSJuan Quintela 
444c3df0ecSJuan Quintela static void cmd646_update_irq(PCIIDEState *d);
454c3df0ecSJuan Quintela 
46a8170e5eSAvi Kivity static uint64_t cmd646_cmd_read(void *opaque, hwaddr addr,
47a9deb8c6SAvi Kivity                                 unsigned size)
484c3df0ecSJuan Quintela {
49a9deb8c6SAvi Kivity     CMD646BAR *cmd646bar = opaque;
504c3df0ecSJuan Quintela 
51a9deb8c6SAvi Kivity     if (addr != 2 || size != 1) {
52a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
53a9deb8c6SAvi Kivity     }
54a9deb8c6SAvi Kivity     return ide_status_read(cmd646bar->bus, addr + 2);
55a9deb8c6SAvi Kivity }
56a9deb8c6SAvi Kivity 
57a8170e5eSAvi Kivity static void cmd646_cmd_write(void *opaque, hwaddr addr,
58a9deb8c6SAvi Kivity                              uint64_t data, unsigned size)
59a9deb8c6SAvi Kivity {
60a9deb8c6SAvi Kivity     CMD646BAR *cmd646bar = opaque;
61a9deb8c6SAvi Kivity 
62a9deb8c6SAvi Kivity     if (addr != 2 || size != 1) {
63a9deb8c6SAvi Kivity         return;
64a9deb8c6SAvi Kivity     }
65a9deb8c6SAvi Kivity     ide_cmd_write(cmd646bar->bus, addr + 2, data);
66a9deb8c6SAvi Kivity }
67a9deb8c6SAvi Kivity 
68a348f108SStefan Weil static const MemoryRegionOps cmd646_cmd_ops = {
69a9deb8c6SAvi Kivity     .read = cmd646_cmd_read,
70a9deb8c6SAvi Kivity     .write = cmd646_cmd_write,
71a9deb8c6SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
72a9deb8c6SAvi Kivity };
73a9deb8c6SAvi Kivity 
74a8170e5eSAvi Kivity static uint64_t cmd646_data_read(void *opaque, hwaddr addr,
75a9deb8c6SAvi Kivity                                  unsigned size)
76a9deb8c6SAvi Kivity {
77a9deb8c6SAvi Kivity     CMD646BAR *cmd646bar = opaque;
78a9deb8c6SAvi Kivity 
79a9deb8c6SAvi Kivity     if (size == 1) {
80a9deb8c6SAvi Kivity         return ide_ioport_read(cmd646bar->bus, addr);
81a9deb8c6SAvi Kivity     } else if (addr == 0) {
82a9deb8c6SAvi Kivity         if (size == 2) {
83a9deb8c6SAvi Kivity             return ide_data_readw(cmd646bar->bus, addr);
844c3df0ecSJuan Quintela         } else {
85a9deb8c6SAvi Kivity             return ide_data_readl(cmd646bar->bus, addr);
864c3df0ecSJuan Quintela         }
874c3df0ecSJuan Quintela     }
88a9deb8c6SAvi Kivity     return ((uint64_t)1 << (size * 8)) - 1;
894c3df0ecSJuan Quintela }
904c3df0ecSJuan Quintela 
91a8170e5eSAvi Kivity static void cmd646_data_write(void *opaque, hwaddr addr,
92a9deb8c6SAvi Kivity                              uint64_t data, unsigned size)
9361f58e59SJuan Quintela {
94a9deb8c6SAvi Kivity     CMD646BAR *cmd646bar = opaque;
95a9deb8c6SAvi Kivity 
96a9deb8c6SAvi Kivity     if (size == 1) {
970ed8b6f6SBlue Swirl         ide_ioport_write(cmd646bar->bus, addr, data);
98a9deb8c6SAvi Kivity     } else if (addr == 0) {
99a9deb8c6SAvi Kivity         if (size == 2) {
1000ed8b6f6SBlue Swirl             ide_data_writew(cmd646bar->bus, addr, data);
101a9deb8c6SAvi Kivity         } else {
1020ed8b6f6SBlue Swirl             ide_data_writel(cmd646bar->bus, addr, data);
103a9deb8c6SAvi Kivity         }
104a9deb8c6SAvi Kivity     }
105a9deb8c6SAvi Kivity }
106a9deb8c6SAvi Kivity 
107a348f108SStefan Weil static const MemoryRegionOps cmd646_data_ops = {
108a9deb8c6SAvi Kivity     .read = cmd646_data_read,
109a9deb8c6SAvi Kivity     .write = cmd646_data_write,
110a9deb8c6SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
111a9deb8c6SAvi Kivity };
112a9deb8c6SAvi Kivity 
113a9deb8c6SAvi Kivity static void setup_cmd646_bar(PCIIDEState *d, int bus_num)
114a9deb8c6SAvi Kivity {
115a9deb8c6SAvi Kivity     IDEBus *bus = &d->bus[bus_num];
116a9deb8c6SAvi Kivity     CMD646BAR *bar = &d->cmd646_bar[bus_num];
117a9deb8c6SAvi Kivity 
118a9deb8c6SAvi Kivity     bar->bus = bus;
119a9deb8c6SAvi Kivity     bar->pci_dev = d;
120a9deb8c6SAvi Kivity     memory_region_init_io(&bar->cmd, &cmd646_cmd_ops, bar, "cmd646-cmd", 4);
121a9deb8c6SAvi Kivity     memory_region_init_io(&bar->data, &cmd646_data_ops, bar, "cmd646-data", 8);
122a9deb8c6SAvi Kivity }
123a9deb8c6SAvi Kivity 
124a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr,
125a9deb8c6SAvi Kivity                            unsigned size)
126a9deb8c6SAvi Kivity {
127a9deb8c6SAvi Kivity     BMDMAState *bm = opaque;
128a9deb8c6SAvi Kivity     PCIIDEState *pci_dev = bm->pci_dev;
1294c3df0ecSJuan Quintela     uint32_t val;
1304c3df0ecSJuan Quintela 
131a9deb8c6SAvi Kivity     if (size != 1) {
132a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
133a9deb8c6SAvi Kivity     }
134a9deb8c6SAvi Kivity 
1354c3df0ecSJuan Quintela     switch(addr & 3) {
1364c3df0ecSJuan Quintela     case 0:
1374c3df0ecSJuan Quintela         val = bm->cmd;
1384c3df0ecSJuan Quintela         break;
1394c3df0ecSJuan Quintela     case 1:
1404c3df0ecSJuan Quintela         val = pci_dev->dev.config[MRDMODE];
1414c3df0ecSJuan Quintela         break;
1424c3df0ecSJuan Quintela     case 2:
1434c3df0ecSJuan Quintela         val = bm->status;
1444c3df0ecSJuan Quintela         break;
1454c3df0ecSJuan Quintela     case 3:
14670ae65f5SIgor V. Kovalenko         if (bm == &pci_dev->bmdma[0]) {
1474c3df0ecSJuan Quintela             val = pci_dev->dev.config[UDIDETCR0];
1484c3df0ecSJuan Quintela         } else {
14958c0e732SJuan Quintela             val = pci_dev->dev.config[UDIDETCR1];
1504c3df0ecSJuan Quintela         }
1514c3df0ecSJuan Quintela         break;
1524c3df0ecSJuan Quintela     default:
1534c3df0ecSJuan Quintela         val = 0xff;
1544c3df0ecSJuan Quintela         break;
1554c3df0ecSJuan Quintela     }
1564c3df0ecSJuan Quintela #ifdef DEBUG_IDE
15708406b03Smalc     printf("bmdma: readb 0x%02x : 0x%02x\n", addr, val);
1584c3df0ecSJuan Quintela #endif
1594c3df0ecSJuan Quintela     return val;
1604c3df0ecSJuan Quintela }
1614c3df0ecSJuan Quintela 
162a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
163a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
1644c3df0ecSJuan Quintela {
165a9deb8c6SAvi Kivity     BMDMAState *bm = opaque;
166a9deb8c6SAvi Kivity     PCIIDEState *pci_dev = bm->pci_dev;
16770ae65f5SIgor V. Kovalenko 
168a9deb8c6SAvi Kivity     if (size != 1) {
169a9deb8c6SAvi Kivity         return;
17070ae65f5SIgor V. Kovalenko     }
17170ae65f5SIgor V. Kovalenko 
1724c3df0ecSJuan Quintela #ifdef DEBUG_IDE
17308406b03Smalc     printf("bmdma: writeb 0x%02x : 0x%02x\n", addr, val);
1744c3df0ecSJuan Quintela #endif
1754c3df0ecSJuan Quintela     switch(addr & 3) {
17650a48094SIgor V. Kovalenko     case 0:
177a9deb8c6SAvi Kivity         bmdma_cmd_writeb(bm, val);
17850a48094SIgor V. Kovalenko         break;
1794c3df0ecSJuan Quintela     case 1:
1804c3df0ecSJuan Quintela         pci_dev->dev.config[MRDMODE] =
1814c3df0ecSJuan Quintela             (pci_dev->dev.config[MRDMODE] & ~0x30) | (val & 0x30);
1824c3df0ecSJuan Quintela         cmd646_update_irq(pci_dev);
1834c3df0ecSJuan Quintela         break;
1844c3df0ecSJuan Quintela     case 2:
1854c3df0ecSJuan Quintela         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
1864c3df0ecSJuan Quintela         break;
1874c3df0ecSJuan Quintela     case 3:
18870ae65f5SIgor V. Kovalenko         if (bm == &pci_dev->bmdma[0])
1894c3df0ecSJuan Quintela             pci_dev->dev.config[UDIDETCR0] = val;
1904c3df0ecSJuan Quintela         else
1914c3df0ecSJuan Quintela             pci_dev->dev.config[UDIDETCR1] = val;
1924c3df0ecSJuan Quintela         break;
1934c3df0ecSJuan Quintela     }
1944c3df0ecSJuan Quintela }
1954c3df0ecSJuan Quintela 
196a348f108SStefan Weil static const MemoryRegionOps cmd646_bmdma_ops = {
197a9deb8c6SAvi Kivity     .read = bmdma_read,
198a9deb8c6SAvi Kivity     .write = bmdma_write,
199a9deb8c6SAvi Kivity };
200a9deb8c6SAvi Kivity 
201a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
20270ae65f5SIgor V. Kovalenko {
203a9deb8c6SAvi Kivity     BMDMAState *bm;
2044c3df0ecSJuan Quintela     int i;
2054c3df0ecSJuan Quintela 
206a9deb8c6SAvi Kivity     memory_region_init(&d->bmdma_bar, "cmd646-bmdma", 16);
2074c3df0ecSJuan Quintela     for(i = 0;i < 2; i++) {
208a9deb8c6SAvi Kivity         bm = &d->bmdma[i];
209a9deb8c6SAvi Kivity         memory_region_init_io(&bm->extra_io, &cmd646_bmdma_ops, bm,
210a9deb8c6SAvi Kivity                               "cmd646-bmdma-bus", 4);
211a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
212a9deb8c6SAvi Kivity         memory_region_init_io(&bm->addr_ioport, &bmdma_addr_ioport_ops, bm,
213a9deb8c6SAvi Kivity                               "cmd646-bmdma-ioport", 4);
214a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
2154c3df0ecSJuan Quintela     }
2164c3df0ecSJuan Quintela }
2174c3df0ecSJuan Quintela 
2184c3df0ecSJuan Quintela /* XXX: call it also when the MRDMODE is changed from the PCI config
2194c3df0ecSJuan Quintela    registers */
2204c3df0ecSJuan Quintela static void cmd646_update_irq(PCIIDEState *d)
2214c3df0ecSJuan Quintela {
2224c3df0ecSJuan Quintela     int pci_level;
2234c3df0ecSJuan Quintela     pci_level = ((d->dev.config[MRDMODE] & MRDMODE_INTR_CH0) &&
2244c3df0ecSJuan Quintela                  !(d->dev.config[MRDMODE] & MRDMODE_BLK_CH0)) ||
2254c3df0ecSJuan Quintela         ((d->dev.config[MRDMODE] & MRDMODE_INTR_CH1) &&
2264c3df0ecSJuan Quintela          !(d->dev.config[MRDMODE] & MRDMODE_BLK_CH1));
2274c3df0ecSJuan Quintela     qemu_set_irq(d->dev.irq[0], pci_level);
2284c3df0ecSJuan Quintela }
2294c3df0ecSJuan Quintela 
2304c3df0ecSJuan Quintela /* the PCI irq level is the logical OR of the two channels */
2314c3df0ecSJuan Quintela static void cmd646_set_irq(void *opaque, int channel, int level)
2324c3df0ecSJuan Quintela {
2334c3df0ecSJuan Quintela     PCIIDEState *d = opaque;
2344c3df0ecSJuan Quintela     int irq_mask;
2354c3df0ecSJuan Quintela 
2364c3df0ecSJuan Quintela     irq_mask = MRDMODE_INTR_CH0 << channel;
2374c3df0ecSJuan Quintela     if (level)
2384c3df0ecSJuan Quintela         d->dev.config[MRDMODE] |= irq_mask;
2394c3df0ecSJuan Quintela     else
2404c3df0ecSJuan Quintela         d->dev.config[MRDMODE] &= ~irq_mask;
2414c3df0ecSJuan Quintela     cmd646_update_irq(d);
2424c3df0ecSJuan Quintela }
2434c3df0ecSJuan Quintela 
2444c3df0ecSJuan Quintela static void cmd646_reset(void *opaque)
2454c3df0ecSJuan Quintela {
2464c3df0ecSJuan Quintela     PCIIDEState *d = opaque;
2474c3df0ecSJuan Quintela     unsigned int i;
2484c3df0ecSJuan Quintela 
2494a643563SBlue Swirl     for (i = 0; i < 2; i++) {
2504a643563SBlue Swirl         ide_bus_reset(&d->bus[i]);
2514a643563SBlue Swirl     }
2524c3df0ecSJuan Quintela }
2534c3df0ecSJuan Quintela 
2544c3df0ecSJuan Quintela /* CMD646 PCI IDE controller */
2554c3df0ecSJuan Quintela static int pci_cmd646_ide_initfn(PCIDevice *dev)
2564c3df0ecSJuan Quintela {
2574c3df0ecSJuan Quintela     PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev);
2584c3df0ecSJuan Quintela     uint8_t *pci_conf = d->dev.config;
2594c3df0ecSJuan Quintela     qemu_irq *irq;
26061d9d6b0SStefan Hajnoczi     int i;
2614c3df0ecSJuan Quintela 
262409570a7SMichael S. Tsirkin     pci_conf[PCI_CLASS_PROG] = 0x8f;
2634c3df0ecSJuan Quintela 
2644c3df0ecSJuan Quintela     pci_conf[0x51] = 0x04; // enable IDE0
2654c3df0ecSJuan Quintela     if (d->secondary) {
2664c3df0ecSJuan Quintela         /* XXX: if not enabled, really disable the seconday IDE controller */
2674c3df0ecSJuan Quintela         pci_conf[0x51] |= 0x08; /* enable IDE1 */
2684c3df0ecSJuan Quintela     }
2694c3df0ecSJuan Quintela 
270a9deb8c6SAvi Kivity     setup_cmd646_bar(d, 0);
271a9deb8c6SAvi Kivity     setup_cmd646_bar(d, 1);
272e824b2ccSAvi Kivity     pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[0].data);
273e824b2ccSAvi Kivity     pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[0].cmd);
274e824b2ccSAvi Kivity     pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[1].data);
275e824b2ccSAvi Kivity     pci_register_bar(dev, 3, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[1].cmd);
276a9deb8c6SAvi Kivity     bmdma_setup_bar(d);
277e824b2ccSAvi Kivity     pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
2784c3df0ecSJuan Quintela 
279409570a7SMichael S. Tsirkin     /* TODO: RST# value should be 0 */
280409570a7SMichael S. Tsirkin     pci_conf[PCI_INTERRUPT_PIN] = 0x01; // interrupt on pin 1
2814c3df0ecSJuan Quintela 
2824c3df0ecSJuan Quintela     irq = qemu_allocate_irqs(cmd646_set_irq, d, 2);
28361d9d6b0SStefan Hajnoczi     for (i = 0; i < 2; i++) {
28461d9d6b0SStefan Hajnoczi         ide_bus_new(&d->bus[i], &d->dev.qdev, i);
28561d9d6b0SStefan Hajnoczi         ide_init2(&d->bus[i], irq[i]);
28661d9d6b0SStefan Hajnoczi 
287a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
288f56b18c0SKevin Wolf         d->bmdma[i].bus = &d->bus[i];
28961d9d6b0SStefan Hajnoczi         qemu_add_vm_change_state_handler(d->bus[i].dma->ops->restart_cb,
290f56b18c0SKevin Wolf                                          &d->bmdma[i].dma);
29161d9d6b0SStefan Hajnoczi     }
2924c3df0ecSJuan Quintela 
2930be71e32SAlex Williamson     vmstate_register(&dev->qdev, 0, &vmstate_ide_pci, d);
2944c3df0ecSJuan Quintela     qemu_register_reset(cmd646_reset, d);
2954c3df0ecSJuan Quintela     return 0;
2964c3df0ecSJuan Quintela }
2974c3df0ecSJuan Quintela 
298f90c2bcdSAlex Williamson static void pci_cmd646_ide_exitfn(PCIDevice *dev)
299a9deb8c6SAvi Kivity {
300a9deb8c6SAvi Kivity     PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev);
301a9deb8c6SAvi Kivity     unsigned i;
302a9deb8c6SAvi Kivity 
303a9deb8c6SAvi Kivity     for (i = 0; i < 2; ++i) {
304a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
305a9deb8c6SAvi Kivity         memory_region_destroy(&d->bmdma[i].extra_io);
306a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
307a9deb8c6SAvi Kivity         memory_region_destroy(&d->bmdma[i].addr_ioport);
308a9deb8c6SAvi Kivity         memory_region_destroy(&d->cmd646_bar[i].cmd);
309a9deb8c6SAvi Kivity         memory_region_destroy(&d->cmd646_bar[i].data);
310a9deb8c6SAvi Kivity     }
311a9deb8c6SAvi Kivity     memory_region_destroy(&d->bmdma_bar);
312a9deb8c6SAvi Kivity }
313a9deb8c6SAvi Kivity 
3144c3df0ecSJuan Quintela void pci_cmd646_ide_init(PCIBus *bus, DriveInfo **hd_table,
3154c3df0ecSJuan Quintela                          int secondary_ide_enabled)
3164c3df0ecSJuan Quintela {
3174c3df0ecSJuan Quintela     PCIDevice *dev;
3184c3df0ecSJuan Quintela 
319556cd098SMarkus Armbruster     dev = pci_create(bus, -1, "cmd646-ide");
3204c3df0ecSJuan Quintela     qdev_prop_set_uint32(&dev->qdev, "secondary", secondary_ide_enabled);
3214c3df0ecSJuan Quintela     qdev_init_nofail(&dev->qdev);
3224c3df0ecSJuan Quintela 
3234c3df0ecSJuan Quintela     pci_ide_create_devs(dev, hd_table);
3244c3df0ecSJuan Quintela }
3254c3df0ecSJuan Quintela 
32640021f08SAnthony Liguori static Property cmd646_ide_properties[] = {
3274c3df0ecSJuan Quintela     DEFINE_PROP_UINT32("secondary", PCIIDEState, secondary, 0),
3284c3df0ecSJuan Quintela     DEFINE_PROP_END_OF_LIST(),
32940021f08SAnthony Liguori };
33040021f08SAnthony Liguori 
33140021f08SAnthony Liguori static void cmd646_ide_class_init(ObjectClass *klass, void *data)
33240021f08SAnthony Liguori {
33339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
33440021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
33540021f08SAnthony Liguori 
33640021f08SAnthony Liguori     k->init = pci_cmd646_ide_initfn;
33740021f08SAnthony Liguori     k->exit = pci_cmd646_ide_exitfn;
33840021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_CMD;
33940021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_CMD_646;
34040021f08SAnthony Liguori     k->revision = 0x07;
34140021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
34239bffca2SAnthony Liguori     dc->props = cmd646_ide_properties;
34340021f08SAnthony Liguori }
34440021f08SAnthony Liguori 
34539bffca2SAnthony Liguori static TypeInfo cmd646_ide_info = {
34640021f08SAnthony Liguori     .name          = "cmd646-ide",
34739bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
34839bffca2SAnthony Liguori     .instance_size = sizeof(PCIIDEState),
34940021f08SAnthony Liguori     .class_init    = cmd646_ide_class_init,
3504c3df0ecSJuan Quintela };
3514c3df0ecSJuan Quintela 
35283f7d43aSAndreas Färber static void cmd646_ide_register_types(void)
3534c3df0ecSJuan Quintela {
35439bffca2SAnthony Liguori     type_register_static(&cmd646_ide_info);
3554c3df0ecSJuan Quintela }
35683f7d43aSAndreas Färber 
35783f7d43aSAndreas Färber type_init(cmd646_ide_register_types)
358